**OKI** Semiconductor This version: Jan. 1998 Previous version: Aug. 1996

# MSM80C86A-10RS/GS/JS

16-Bit CMOS MICROPROCESSOR

# GENERAL DESCRIPTION

The MSM80C86A-10 is complete 16-bit CPUs implemented in Silicon Gate CMOS technology. They are designed with same processing speed as the NMOS 8086-1 but have considerably less power consumption. It is directly compatible with MSM80C88A-10 software and MSM80C85AH hardware and peripherals.

# FEATURES

- 1 Mbyte Direct Addressable Memory Space
- Internal 14-word by 16-bit Register Set
- 24-Operand Addressing Modes
- Bit, Byte, Word and String Operations
- 8 and 16-bit Signed and Unsigned Arithmetic Operation
- From DC to 10 MHz Clock Rate (Note)
- Low Power Dissipation 10 mA/MHz
- Bus Hold Circuitry Eliminated Pull-up Resistors
- 40-pin Plastic DIP (DIP40-P-600-2.54): (Product name: MSM80C86A-10RS)
- 44-pin Plastic QFJ (QFJ44-P-S650-1.27): (Product name: MSM80C86A-10JS)
- 56-pin Plastic QFP (QFP56-P-1519-1.00-K): (Product name: MSM80C86A-10GS-K)

(Note) 10 MHz Spec is not compatible with Intel 8086-1 Spec.

## **CIRCUIT CONFIGURATION**



## **PIN CONFIGURATION (TOP VIEW)**



# ABSOLUTE MAXIMUM RATINGS

| Parameter            | Symphol          | Conditions             |                | Rating                       |                | Unit |  |
|----------------------|------------------|------------------------|----------------|------------------------------|----------------|------|--|
| Parameter            | Symbol           | Conditions             | MSM80C86A-10RS | MSM80C86A-10GS               | MSM80C86A-10JS | Unit |  |
| Power Supply Voltage | V <sub>CC</sub>  | With respect           |                | -0.5 to + 7                  |                |      |  |
| Input Voltage        | VIN              | With respect<br>to GND |                | –0.5 to V <sub>CC</sub> +0.5 |                | V    |  |
| Output Voltage       | V <sub>OUT</sub> |                        |                | –0.5 to V <sub>CC</sub> +0.5 |                | V    |  |
| Storage Temperature  | T <sub>STG</sub> | —                      | -65 to +150    |                              |                |      |  |
| Power Dissipation    | PD               | Ta = 25°C              | 1.0            | 0                            | .7             | W    |  |

# **OPERATING RANGE**

| Parameter             | Symbol          | Range        | Unit |
|-----------------------|-----------------|--------------|------|
| Power Supply Voltage  | V <sub>CC</sub> | 4.75 to 5.25 | V    |
| Operating Temperature | T <sub>op</sub> | 0 to +70     | 0°   |

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Symbol             | Min.                 | Тур. | Max.                 | Unit |
|-----------------------|--------------------|----------------------|------|----------------------|------|
| Power Supply Voltage  | V <sub>CC</sub>    | 4.75                 | 5.0  | 5.25                 | V    |
| Operating Temperature | T <sub>OP</sub>    | 0                    | +25  | +70                  | °C   |
| "L" Input Voltage     | VIL                | -0.5                 | _    | +0.8                 | V    |
| "II" Input Voltage    | ×1                 | V <sub>CC</sub> –0.8 |      | V <sub>CC</sub> +0.5 | V    |
| "H" Input Voltage     | V <sub>IH</sub> *2 | 2.0                  |      | V <sub>CC</sub> +0.5 | V    |

\*1 Only CLK

\*2 Except CLK

# **DC CHARACTERISTICS**

| Parameter                                | Symbol            | Min.                 | Turn | Max. | Unit   | $\frac{5.5 \text{ V}, 1a = -40^{\circ} \text{ (10 + 85^{\circ} \text{ C})}}{\text{Conditions}}$ |
|------------------------------------------|-------------------|----------------------|------|------|--------|-------------------------------------------------------------------------------------------------|
|                                          |                   | win.                 | Тур. |      |        |                                                                                                 |
| "L" Output Voltage                       | V <sub>OL</sub>   | —                    | —    | 0.4  | V      | I <sub>OL</sub> = 2.5 mA                                                                        |
| "H" Output Voltage                       | V.                | 3.0                  |      |      | v      | I <sub>OH</sub> = -2.5 mA                                                                       |
| H Oulput voltage                         | V <sub>OH</sub>   | V <sub>CC</sub> -0.4 | _    |      | v      | I <sub>0H</sub> = −100 μA                                                                       |
| Input Leak Current                       | ILI               | -1.0                 | —    | +1.0 | μA     | $0 \leq V_{IN} \leq V_{CC}$                                                                     |
| Output Leak Current                      | I <sub>LO</sub>   | -10                  | —    | +10  | μA     | $V_0 = V_{CC} \text{ or } GND$                                                                  |
| Input Leakage Current<br>(Bus Hold Low)  | I <sub>BHL</sub>  | 50                   | _    | 400  | μΑ     | V <sub>IN</sub> = 0.8 V<br>*3                                                                   |
| Input Leakage Current<br>(Bus Hold High) | I <sub>BHH</sub>  | -50                  | —    | -400 | μA     | V <sub>IN</sub> = 3.0 V<br>*4                                                                   |
| Bus Hold Low Overdrive                   | I <sub>BHLO</sub> | —                    | —    | 600  | μA     | *5                                                                                              |
| Bus Hold High Overdrive                  | I <sub>BHHO</sub> | —                    | —    | -600 | μA     | *6                                                                                              |
| Operating Power<br>Supply Current        | I <sub>CC</sub>   |                      | _    | 10   | mA/MHz | $V_{IL} = GND$<br>$V_{IH} = V_{CC}$                                                             |
| Standby Power<br>Supply Current          | I <sub>CCS</sub>  | _                    | _    | 500  | μΑ     | $V_{CC} = 5.5 V$<br>Outputs Unloaded<br>$V_{IN} = V_{CC} \text{ or GND}$                        |
| Input Capacitance                        | CIN               | —                    |      | 10   | pF     | *7                                                                                              |
| Output Capacitance                       | C <sub>OUT</sub>  | —                    |      | 15   | pF     | *7                                                                                              |
| I/O Capacitance                          | C <sub>I/O</sub>  |                      |      | 20   | pF     | *7                                                                                              |

 $(V_{CC} = 4.5 \text{ to } 5.5 \text{ V}, \text{ Ta} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

\*3 Test condition is to lower  $V_{IN}$  to GND and then raise  $V_{IN}$  to 0.8 V on pins 2-16, and 35-39.

\*4 Test condition is to raise  $V_{IN}$  to  $V_{CC}$  and then lower  $V_{IN}$  to 3.0 V on pins 2-16, 26-32, and 34-39.

\*5 An external driver must source at least  $I_{BHLO}$  to switch this node from LOW to HIGH.

\*6 An external driver must sink at least  $I_{BHHO}$  to switch this node from HIGH to LOW.

\*7 Test Conditions: a) Freq = 1 MHz.

b) Unmeasured Pins at GND.

c) V<sub>IN</sub> at 5.0 V or GND.

# AC CHARACTERISTICS

## Minimum Mode System Timing Requirements

| Parameter                                             | Symbol 5 MHz Spec. 8   V <sub>CC</sub> = 4.5 V to 5.5 V V   Ta = -40 to +85°C T |      |      |      | 10 MHz Spec.<br>$V_{CC} = 4.75 V \text{ to } 5.25 V$<br>Ta = 0 to +70°C |      | Unit |    |
|-------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------|-------------------------------------------------------------------------|------|------|----|
|                                                       |                                                                                 | Min. | Max. | Min. | Max.                                                                    | Min. | Max. |    |
| CLK Cycle Period                                      | t <sub>CLCL</sub>                                                               | 200  | DC   | 125  | DC                                                                      | 100  | DC   | ns |
| CLK Low Time                                          | t <sub>CLCH</sub>                                                               | 118  | _    | 68   | _                                                                       | 46   | _    | ns |
| CLK High Time                                         | t <sub>CHCL</sub>                                                               | 69   | _    | 44   | —                                                                       | 44   | —    | ns |
| CLK Rise Time<br>(From 1.0 V to 3.5 V)                | t <sub>CH1CH2</sub>                                                             | —    | 10   | —    | 10                                                                      |      | 10   | ns |
| CLK Fall Time<br>(From 3.5 V to 1.0 V)                | t <sub>CL2CL1</sub>                                                             |      | 10   | _    | 10                                                                      |      | 10   | ns |
| Data in Setup Time                                    | t <sub>DVCL</sub>                                                               | 30   |      | 20   | _                                                                       | 20   | —    | ns |
| Data in Hold Time                                     | t <sub>CLDX</sub>                                                               | 10   |      | 10   | —                                                                       | 10   | —    | ns |
| RDY Setup Time into<br>MSM 82C84A-2 (See Notes 1, 2)  | t <sub>R1VCL</sub>                                                              | 35   | _    | 35   |                                                                         | 35   | _    | ns |
| RDY Hold Time into MSM 82C84A-2<br>(See Notes 1, 2)   | t <sub>CLR1X</sub>                                                              | 0    | _    | 0    | —                                                                       | 0    | _    | ns |
| READY Setup Time into<br>MSM80C86A-2                  | t <sub>RYHCH</sub>                                                              | 118  |      | 68   |                                                                         | 46   |      | ns |
| READY Hold Time into MSM80C86A-10                     | t <sub>CHRYX</sub>                                                              | 30   | _    | 20   | _                                                                       | 20   | _    | ns |
| READY inactive to CLK<br>(See Note 3)                 | t <sub>RYLCL</sub>                                                              | -8   | _    | -8   |                                                                         | - 8  | _    | ns |
| HOLD Setup Time                                       | t <sub>HVCH</sub>                                                               | 35   | _    | 20   | _                                                                       | 20   |      | ns |
| INTR, NMI, TEST Setup Time<br>(See Note 2)            | t <sub>INVCH</sub>                                                              | 30   | _    | 15   | _                                                                       | 15   | _    | ns |
| Input Rise Time (Except CLK)<br>(From 0.8 V to 2.0 V) | t <sub>ILIH</sub>                                                               |      | 15   | _    | 15                                                                      | _    | 15   | ns |
| Input Fall Time (Except CLK)<br>(From 2.0 V to 0.8 V) | t <sub>IHIL</sub>                                                               | _    | 15   |      | 15                                                                      |      | 15   | ns |

## **Timing Responses**

| Parameter                              | Symbol             |                        | to 5.5 V | 8 MHz Spec<br>V <sub>CC</sub> = 4.75 V<br>Ta = 0 to +7 | to 5.25 V | 10 MHz Spe<br>V <sub>CC</sub> = 4.75 V<br>Ta = 0 to +7 | to 5.25 V | Unit |
|----------------------------------------|--------------------|------------------------|----------|--------------------------------------------------------|-----------|--------------------------------------------------------|-----------|------|
|                                        |                    | Min.                   | Max.     | Min.                                                   | Max.      | Min.                                                   | Max.      |      |
| Address Valid Delay                    | t <sub>CLAV</sub>  | 10                     | 110      | 10                                                     | 60        | 10                                                     | 60        | ns   |
| Address Hold Time                      | t <sub>CLAX</sub>  | 10                     | —        | 10                                                     |           | 10                                                     | —         | ns   |
| Address Float Delay                    | t <sub>CLAZ</sub>  | t <sub>CLAX</sub>      | 80       | t <sub>CLAX</sub>                                      | 50        | t <sub>CLAX</sub>                                      | 50        | ns   |
| ALE Width                              | tlhll              | t <sub>CLCH</sub> -20  | —        | t <sub>CLCH</sub> -10                                  | —         | t <sub>CLCH</sub> -10                                  |           | ns   |
| ALE Active Delay                       | t <sub>CLLH</sub>  | _                      | 80       | —                                                      | 50        | —                                                      | 40        | ns   |
| ALE Inactive Delay                     | tCHLL              | —                      | 85       | —                                                      | 55        | _                                                      | 45        | ns   |
| Address Hold Time to ALE Inactive      | t <sub>LLAX</sub>  | t <sub>CLCH</sub> -10  | —        | t <sub>CLCH</sub> -10                                  | —         | t <sub>CLCH</sub> -10                                  |           | ns   |
| Data Valid Delay                       | t <sub>CLDV</sub>  | 10                     | 110      | 10                                                     | 60        | 10                                                     | 60        | ns   |
| Data Hold Time                         | t <sub>CHDX</sub>  | 10                     | —        | 10                                                     | —         | 10                                                     |           | ns   |
| Data Hold Time after WR                | t <sub>WHDX</sub>  | t <sub>CLCH</sub> -30  |          | t <sub>CLCH</sub> -30                                  |           | t <sub>CLCH</sub> -25                                  | —         | ns   |
| Control Active Delay 1                 | t <sub>CVCTV</sub> | 10                     | 110      | 10                                                     | 70        | 10                                                     | 55        | ns   |
| Control Active Delay 2                 | t <sub>CHCTV</sub> | 10                     | 110      | 10                                                     | 60        | 10                                                     | 50        | ns   |
| Control Inactive Delay                 | tcvcтx             | 10                     | 110      | 10                                                     | 70        | 10                                                     | 55        | ns   |
| Address Float to RD Active             | t <sub>AZRL</sub>  | 0                      | —        | 0                                                      | —         | 0                                                      |           | ns   |
| RD Active Delay                        | t <sub>CLRL</sub>  | 10                     | 165      | 10                                                     | 100       | 10                                                     | 70        | ns   |
| RD Inactive Delay                      | t <sub>CLRH</sub>  | 10                     | 150      | 10                                                     | 80        | 10                                                     | 60        | ns   |
| RD Inactive to Next Address Active     | t <sub>RHAV</sub>  | t <sub>CLC</sub> -45   | —        | t <sub>CLCH</sub> -40                                  | —         | t <sub>CLCL</sub> -35                                  | —         | ns   |
| HLDA Valid Delay                       | t <sub>CLHAV</sub> | 10                     | 160      | 10                                                     | 100       | 10                                                     | 60        | ns   |
| RD Width                               | t <sub>RLRH</sub>  | 2t <sub>CLCL</sub> -75 | _        | 2t <sub>CLCL</sub> -50                                 |           | 2t <sub>CLCL</sub> -40                                 |           | ns   |
| WR Width                               | twlwh              | 2t <sub>CLCL</sub> -60 | —        | 2t <sub>CLCL</sub> -40                                 |           | 2t <sub>CLCL</sub> -35                                 |           | ns   |
| Address Valid to ALE Low               | t <sub>AVAL</sub>  | t <sub>CLCH</sub> -60  | _        | t <sub>CLCH</sub> -40                                  | _         | t <sub>CLCH</sub> -35                                  |           | ns   |
| Ouput Rise Time (From 0.8 V to 2.0 V)  | toloh              |                        | 15       | _                                                      | 15        |                                                        | 15        | ns   |
| Output Fall Time (From 2.0 V to 0.8 V) | t <sub>OHOL</sub>  |                        | 15       | —                                                      | 15        | _                                                      | 15        | ns   |

Notes: 1. Signal at MSM82C84A-2 or MSM82C88-2 are shown for reference only.

2. Setup requirement for asynchronous signal only to guarantee recognition at next CLK.

3. Applies only to T2 state. (8 ns into T3)

## Maximum Mode System (Using MSM82C88-2 Bus Controller)

## **Timing Requirements**

| Parameter                                                    | Symbol              | $\label{eq:Symbol} \mbox{Symbol} \left  \begin{array}{c} 5 \mbox{ MHz Spec.} \\ V_{CC} = 4.5 \mbox{ V to } 5 \\ Ta = -40 \mbox{ to } +8 \end{array} \right.$ |      |      |      | 10 MHz Spec.<br>V <sub>CC</sub> = 4.75 V to 5.25 V<br>Ta = 0 to +70°C |      | Unit |
|--------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------------------------------------------------------------------|------|------|
|                                                              |                     | Min.                                                                                                                                                         | Max. | Min. | Max. | Min.                                                                  | Max. |      |
| CLK Cycle Period                                             | t <sub>CLCL</sub>   | 200                                                                                                                                                          | DC   | 125  | DC   | 100                                                                   | DC   | ns   |
| CLK Low Time                                                 | t <sub>CLCH</sub>   | 118                                                                                                                                                          | _    | 68   | —    | 46                                                                    | —    | ns   |
| CLK High Time                                                | t <sub>CHCL</sub>   | 69                                                                                                                                                           | _    | 44   | —    | 44                                                                    | —    | ns   |
| CLK Rise Time<br>(From 1.0 V to 3.5 V)                       | t <sub>CH1CH2</sub> | _                                                                                                                                                            | 10   | _    | 10   | _                                                                     | 10   | ns   |
| CLK Fall Time<br>(From 3.5 V to 1.0 V)                       | t <sub>CL2CL1</sub> | _                                                                                                                                                            | 10   | _    | 10   |                                                                       | 10   | ns   |
| Data in Setup Time                                           | t <sub>DVCL</sub>   | 30                                                                                                                                                           | —    | 20   | _    | 20                                                                    |      | ns   |
| Data in Hold Time                                            | t <sub>CLDX</sub>   | 10                                                                                                                                                           | —    | 10   | _    | 10                                                                    | —    | ns   |
| RDY Setup Time into<br>MSM 82C84A-2 (See Notes 1, 2)         | t <sub>R1VCL</sub>  | 35                                                                                                                                                           | _    | 35   |      | 35                                                                    |      | ns   |
| RDY Hold Time into MSM 82C84A-2<br>(See Notes 1, 2)          | t <sub>CLR1X</sub>  | 0                                                                                                                                                            | _    | 0    |      | 0                                                                     |      | ns   |
| READY Setup Time into<br>MSM80C86A-10                        | t <sub>RYHCH</sub>  | 118                                                                                                                                                          | _    | 68   |      | 46                                                                    |      | ns   |
| READY Hold Time into MSM80C86A-10                            | t <sub>CHRYX</sub>  | 30                                                                                                                                                           | —    | 20   | —    | 20                                                                    | —    | ns   |
| READY inactive to CLK<br>(See Note 3)                        | t <sub>RYLCL</sub>  | -8                                                                                                                                                           | _    | -8   |      | -8                                                                    |      | ns   |
| Setup Time for Recognition (NMI,<br>INTR, TEST) (See Note 2) | t <sub>INVCH</sub>  | 30                                                                                                                                                           | _    | 15   |      | 15                                                                    |      | ns   |
| RQ/GT Setup Time                                             | t <sub>GVCH</sub>   | 30                                                                                                                                                           | —    | 15   | _    | 15                                                                    | _    | ns   |
| RQ Hold Time into MSM80C86A-10                               | t <sub>CHGX</sub>   | 40                                                                                                                                                           | _    | 30   |      | 20                                                                    |      | ns   |
| Input Rise Time (Except CLK)<br>(From 0.8 V to 2.0 V)        | t <sub>ILIH</sub>   |                                                                                                                                                              | 15   |      | 15   | _                                                                     | 15   | ns   |
| Input Fall Time (Except CLK)<br>(From 2.0 V to 0.8 V)        | t <sub>IHIL</sub>   | _                                                                                                                                                            | 15   | _    | 15   | _                                                                     | 15   | ns   |

## **Timing Responses**

| Timing Response<br>Parameter                     | Symbol             |                        | pec.<br>V to 5.5 V<br>to +85°C | 8 MHz Spec.<br>V <sub>CC</sub> = 4.75 V to 5.25 V<br>Ta = 0 to +70°C |      | 10 MHz Spec.<br>V <sub>CC</sub> = 4.75 V to 5.25 V<br>Ta = 0 to +70°C |      | Unit |
|--------------------------------------------------|--------------------|------------------------|--------------------------------|----------------------------------------------------------------------|------|-----------------------------------------------------------------------|------|------|
|                                                  |                    | Min.                   | Max.                           | Min.                                                                 | Max. | Min.                                                                  | Max. | ]    |
| Command Active Delay (See Note 1)                | t <sub>CLML</sub>  | 5                      | 45                             | 5                                                                    | 35   | 5                                                                     | 35   | ns   |
| Command Inactive Delay (See Note 1)              | t <sub>CLMH</sub>  | 5                      | 45                             | 5                                                                    | 45   | 5                                                                     | 45   | ns   |
| READY Active to Status Passive<br>(See Note 4)   | t <sub>RYHSH</sub> |                        | 110                            | _                                                                    | 65   | _                                                                     | 45   | ns   |
| Status Active Delay                              | t <sub>CHSV</sub>  | 10                     | 110                            | 10                                                                   | 60   | 10                                                                    | 45   | ns   |
| Status Inactive Delay                            | t <sub>CLSH</sub>  | 10                     | 130                            | 10                                                                   | 70   | 10                                                                    | 60   | ns   |
| Address Valid Delay                              | t <sub>CLAV</sub>  | 10                     | 110                            | 10                                                                   | 60   | 10                                                                    | 60   | ns   |
| Address Hold Time                                | t <sub>CLAX</sub>  | 10                     | —                              | 10                                                                   | _    | 10                                                                    | —    | ns   |
| Address Float Delay                              | t <sub>CLAZ</sub>  | t <sub>CLAX</sub>      | 80                             | t <sub>CLAX</sub>                                                    | 50   | t <sub>CLAX</sub>                                                     | 50   | ns   |
| Status Valid to ALE High (See Note 1)            | t <sub>SVLH</sub>  | _                      | 35                             | —                                                                    | 25   | —                                                                     | 25   | ns   |
| Status Valid to MCE High (See Note 1)            | tsvmch             |                        | 35                             | _                                                                    | 30   | —                                                                     | 30   | ns   |
| CLK Low to ALE Valid (See Note 1)                | t <sub>CLLH</sub>  | _                      | 35                             | —                                                                    | 25   | —                                                                     | 25   | ns   |
| CLK Low to MCE High (See Note 1)                 | t <sub>CLMCH</sub> |                        | 35                             | —                                                                    | 25   | —                                                                     | 25   | ns   |
| ALE Inactive Delay (See Note 1)                  | t <sub>CHLL</sub>  | 4                      | 35                             | 4                                                                    | 25   | 4                                                                     | 25   | ns   |
| Data Valid Delay                                 | t <sub>CLDV</sub>  | 10                     | 110                            | 10                                                                   | 60   | 10                                                                    | 60   | ns   |
| Data Hold Time                                   | t <sub>CHDX</sub>  | 10                     | —                              | 10                                                                   | —    | 10                                                                    | —    | ns   |
| Control Active Delay (See Note 1)                | t <sub>CVNV</sub>  | 5                      | 45                             | 5                                                                    | 45   | 5                                                                     | 45   | ns   |
| Control Inactive Delay (See Note 1)              | t <sub>CVNX</sub>  | 5                      | 45                             | 5                                                                    | 45   | 5                                                                     | 45   | ns   |
| Address Float to RD Active                       | t <sub>AZRL</sub>  | 0                      |                                | 0                                                                    | _    | 0                                                                     | _    | ns   |
| RD Active Delay                                  | t <sub>CLRL</sub>  | 10                     | 165                            | 10                                                                   | 100  | 10                                                                    | 70   | ns   |
| RD Inactive Delay                                | t <sub>CLRH</sub>  | 10                     | 150                            | 10                                                                   | 80   | 10                                                                    | 60   | ns   |
| RD Inactive to Next Address Active               | t <sub>RHAV</sub>  | t <sub>CLCL</sub> -45  |                                | t <sub>CLCL</sub> -40                                                | _    | t <sub>CLCL</sub> -35                                                 | _    | ns   |
| Direction Control Active Delay<br>(See Note 1)   | t <sub>CHDTL</sub> | _                      | 50                             | —                                                                    | 50   | _                                                                     | 50   | ns   |
| Direction Control Inactive Delay<br>(See Note 1) | t <sub>CHDTH</sub> |                        | 35                             | _                                                                    | 30   | _                                                                     | 30   | ns   |
| GT Active Delay (See Note 5)                     | t <sub>CLGL</sub>  | 0                      | 85                             | 0                                                                    | 50   | 0                                                                     | 45   | ns   |
| GT Inactive Delay                                | tclgh              | 0                      | 85                             | 0                                                                    | 50   | 0                                                                     | 45   | ns   |
| RD Width                                         | t <sub>RLRH</sub>  | 2t <sub>CLCL</sub> -75 |                                | 2t <sub>CLCL</sub> -50                                               | _    | 2t <sub>CLCL</sub> -40                                                | _    | ns   |
| Output Rise Time (From 0.8 V to 2.0 V)           | t <sub>OLOH</sub>  | —                      | 15                             | _                                                                    | 15   |                                                                       | 15   | ns   |
| Output Fall Time (From 2.0 V to 0.8 V)           | t <sub>OHOL</sub>  |                        | 15                             |                                                                      | 15   |                                                                       | 15   | ns   |

Notes: 1. Signals at MSM82C84A-2 or MSM82C88-2 are shown for reference only.

2. Setup requirement for asynchronous signal only to guarantee recognition at next CLK

- 3. Applies only to T2 state (8 ns into T3)
- 4. Applies only to T3 and wait states.
- 5.  $C_L = 40 \text{ pF} (RQ/GT_0, RQ/GT_1)$

## TIMING DIAGRAM

#### Input/Output



#### **Minimum Mode**

## A.C. Testing Load Circuit



C<sub>L</sub> includes jig capacitance.



## Minimum Mode (continued)



## Maximum Mode



## Maximum Mode (continued)



- Notes: 1. All signals switch between V<sub>OH</sub> and V<sub>OL</sub> unless otherwise specified.
  - 2. RDY is sampled near the end of T2, T3,  $T_W$  to determine if  $T_W$  machines states are to be inserted.
  - 3. Cascade address is valid between first and second INTA cycle.
  - 4. Two INTA cycles run back-to-back. The MSM80C86A-10 LOCAL ADDR/ DATA BUS is floating during both INTA cycles. Control for pointer address is shown for second INTA cycle.
  - 5. Signals at MSM82C84A-2 or MSM82C88-2 are shown for reference only.
  - 6. The issuance of the MSM 82C88-2 command and control signals (MRDC, MWTC, AMWC, IORC, IOWC, AIOWC, INTA and DEN) lags the active high MSM82C88-2 CEN.
  - 7. All timing measurements are made at 1.5 V unless otherwise noted.
  - 8. Status inactive in state just prior to T4

## **Asynchronous Signal Recognition**









**Reset Timing** 

## Request/Grant Sequence Timing (Maximum Mode Only)



NOTE: 1 The coprocessor may not drive the buses outside the region shown without risking contention.

## Hold/Hold Acknowledge Timing (Minimum Mode Only)



## PIN DESCRIPTION

#### AD<sub>0</sub> - AD<sub>15</sub>

ADDRESS DATA BUS: Input/Output

These lines are the multiplexed address and data bus.

These are the address bus at the T1 cycle and the data bus at the T2, T3, TW and T4 cycles. At the T1 cycle,  $AD_0$  low indicates Data Bus Low ( $D_0$ - $D_7$ ) Enable. These lines are high impedance during interrupt acknowledge and hold acknowledge.

## A<sub>16</sub>/S<sub>3</sub>. A<sub>17</sub>/S<sub>4</sub>, A<sub>18</sub>/S<sub>5</sub>, A<sub>19</sub>/S<sub>6</sub>

ADDRESS/STATUS: Output

These are the four most significant addresses, at the T1 cycle. Accessing I/O port address, these are low at T1 cycles. These lines are Status lines at T2, T3, TW and T4 cycles.  $S_3$  and  $S_4$  are encoded as shown.

| S <sub>3</sub> | S <sub>4</sub> | Characteristics |  |  |  |
|----------------|----------------|-----------------|--|--|--|
| 0              | 0              | Alternate Data  |  |  |  |
| 1              | 0              | Stack           |  |  |  |
| 0              | 1              | Code or None    |  |  |  |
| 1              | 1              | Data            |  |  |  |

These lines are high impedance during hold acknowledge.

#### BHE/S7

BUS HIGH ENABLE/STATUS: Output

This line indicates Data Bus High Enable (BHE) at the T1 cycle. This line is status line at T2, T3, TW and T4 cycles.

## RD

READ: Output

This line indicates that CPU is in the memory or I/O read cycle.

This line is the read strobe signal when CPU read data from memory or I/O device. This line is active low.

This line is high impedance during hold acknowledge.

## READY

**READY:Input** 

This line indicates to the CPU that the addressed memory or I/O device is ready to read or write.

This line is active high. If the setup and hold time is out of specification, illegal operation will occur.

#### INTR

INTERRUPT REQUEST: Input

This line is the level triggered interrupt request signal which is sampled during the last clock cycle of instruction and string manipulation.

It can be internally masked by software.

This signal is active high and internally synchronized.

## INTA

INTERRUPT ACKNOWLEDGE: Output

This line is a read strobe signal for the interrupt acknowledge cycle. This line is active low.

## TEST

TEST: Input This line is examined by the WAIT instruction. When TEST is high, the CPU enters idle cycle. When TEST is low, the CPU exits the idle cycle.

## NMI

NON MASKABLE INTERRUPT: Input This line causes a type 2 interrupt. NMI is not maskable. This signal is internally synchronized and needs 2-clock cycles of pulse width.

## RESET

RESET:Input This signal causes the CPU to initialize immediately. This signal is active high and must be at least four clock cycles.

## CLK

CLOCK: Input

This signal provides the basic timing for the internal circuit.

## MN/MX

MINIMUM/MAXIMUM: Input This signal selects the CPU's operating mode. When V<sub>CC</sub> is connected, the CPU operates in Minimum mode. When GND is connected, the CPU operates in Maximum mode.

## V<sub>CC</sub>

 $V_{CC}$ : +5V supplied.

## GND

GROUND

The following pin function descriptions are maximum mode only. Other pin functions are already described.

## S<sub>0</sub>, S<sub>1</sub>, S<sub>2</sub>

STATUS: Output

These lines indicate bus status and they are used by the MSM82C88-2 Bus Controller to generate all memory and I/O access control signals.

These lines are high impedance during hold acknowledge. These status lines are encoded as shown.

| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Characteristics       |
|----------------|----------------|----------------|-----------------------|
| 0 (LOW)        | 0              | 0              | Interrupt acknowledge |
| 0              | 0              | 1              | Read I/O Port         |
| 0              | 1              | 0              | Write I/O Port        |
| 0              | 1              | 1              | Halt                  |
| 1 (HIGH)       | 0              | 0              | Code Access           |
| 1              | 0              | 1              | Read Memory           |
| 1              | 1              | 0              | Write Memory          |
| 1              | 1              | 1              | Passive               |

#### RQ/GT<sub>0</sub> RQ/GT<sub>1</sub>

REQUEST/GRANT:Input/Output

These lines are used for Bus Request from other devices and Bus GRANT to other devices. These lines are bidirectional and active low.

# LOCK

LOCK:Output

This line is active low.

When this line is low, other devices cannot gain control of the bus.

This line is high impedance during hold acknowledge.

## QS0/QS1

QUEUE STATUS: Output

These lines are Queue Status, and indicate internal instruction queue status.

| QS1      | QS0 | Characteristics                  |
|----------|-----|----------------------------------|
| 0 (LOW)  | 0   | No operation                     |
| 0        | 1   | First Byte of Op Code from Queue |
| 1 (HIGH) | 0   | Empty the Queue                  |
| 1        | 1   | Subsequent Byte from Queue       |

The following pin function descriptions are minimum mode only. Other pin functions are already described.

## M/ĪO

STATUS: Output

This line selects memory address space or I/O address space.

When this line is high, the CPU selects memory address space and when it is low, the CPU selects I/O address space.

This line is high impedance during hold acknowledge.

## WR

WRITE: Output

This line indicates that the CPU is in the memory or I/O write cycle.

This line is a write strobe signal when the CPU writes data to memory of I/O device. This line is active low.

This line is high impedance during hold acknowledge.

## INTA

INTERRUPT ACKNOWLEDGE: Output

This line is a read strobe signal for the interrupt acknowledge cycle. This line is active low.

## ALE

ADDRESS LATCH ENABLE: Output

This line is used for latching the address into the MSM82C12 address latch. It is a positive pulse and its trailing edge is used to strobe the address. This line is never floated.

## DT/R

DATA TRANSMIT/RECEIVE: Output

This line is used to control the output enable of the bus transceiver. When this line is high, the CPU transmits data, and when it is low. the CPU receives data. This line is high impedance during hold acknowledge.

## DEN

DATA ENABLE: Output

This line is used to control the output enable of the bus transceiver. This line is active low. This line is high impedance during hold acknowledge.

## HOLD

HOLD REQUEST: Input This line is used for Bus Request from other devices. This line is active high.

## HLDA

HOLD ACKNOWLEDGE: Output This line is used for Bus Grant other devices. This line is active high.

## FUNCTIONAL DESCRIPTION STATIC OPERATION

The MSM80C86A-10 circuitry is of static design. Internal registers, counters and latches are static and require no refresh as with dynamic circuit design. This eliminates the minimum operating frequency restriction placed on other microprocessors. The MSM80C86A-10 can operate from DC to the appropriate upper frequency limit. The processor clock may be stopped in either state (high/low) and held there indefinitely. This type of operation is especially useful for system debug or power critical applications.

The MSM80C86A-10 can be single stepped using only the CPU clock. This state can be maintained as long as is necessary. Single step clock operation allows simple interface circuitry to provide critical information for bringing up your system.

Static design also allows very low frequency operation (down to DC). In a power critical situation, this can provide extremely low power operation since MSM80C86A-10 power dissipation is directly related to operating frequency. As the system frequency is reduced, so is the operating power until, ultimately, at a DC input frequency, MSM80C86A-10 power requirement is the standby current ( $500\mu A$  maximum).

## **General Operation**

The internal function of the MSM80C86A-10 consists of a Bus Interface Unit (BIU) and an Execution Unit (EU). These units operate mutually but perform as separate processors.

BIU performs instruction fetch and queueing, operand fetch, DATA read and write address relocation and basic bus control. Instruction pre-fetch is performed while waiting for decording and execution of instructions. Thus, the CPU's performance is increased. Up to 6-bytes of instructions stream can be queued.

The EU receives pre-fetched instructions from the BIU queue, decodes and executes the instructions, and provides the un-relocated operand address to BIU.

## Memory Organization

The MSM80C86A-10 has a 20-bit address to memory. Each address has an 8-bit data width. Memory is organized 00000H to FFFFFH and is logically divided into four segments: code, data, extra data and stack segment. Each segment contains up to 64 Kbytes and locates on a 16-byte boundary. (Fig. 3a)

All memory references are made relative to the segment register which functions in accordance with a select rule. Word operands can be located on even or odd address boundary.

The BIU automatically performs the proper number of memory accesses. Memory consists of an even address and an odd address. Byte data of even address is transferred on the  $AD_0$ - $AD_7$  and byte data of odd address is transferred on the  $AD_8$ - $AD_{15}$ .

The CPU provides two enable signals  $\overline{BHE}$  and  $A_0$  to access either an odd address, even address or both:

Memory location FFFF0H is the start address after reset, and 00000H through 003FFH are reserved as an interrupt pointer, where there are 256 types of interrupt pointers.

Each interrupt type has a 4-byte pointer element consisting of a 16-bit segment address and a 16-bit offset address.

## **Memory Organization**



## **Reserved Memory Locations**



| Memory Reference Need  | Segment Register Used                                                                                       | Segment Selection Rule                                                                             |
|------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Instructions           | CODE (CS)                                                                                                   | Automatic with all instruction prefetch.                                                           |
| Stack                  | STACK (CS)                                                                                                  | All stack pushes and pops. Memory references relative to BP base register except data references.  |
| Local Data             | DATA (DS)                                                                                                   | Data references when relative to stack, destination of string operation, or explicitly overridden. |
| External (Global Data) | nal (Global Data) EXTRA (ES) Destination of string operations: Explicit selected using a segment overriden. |                                                                                                    |

#### Minimum and Maximum Modes

The MSM80C86A-10 has two system modes: minimum and maximum. When using maximum mode, it is easy to organize a multi-CPU system with a MSM82C88-2 Bus Controller which generates the bus control signal.

When using minimum mode, it is easy to organize a simple system by generating bus control signal by itself.

 $MN/\overline{MX}$  is the mode select pin. Definition of 24-31 pin changes depend on the  $MN/\overline{MX}$  pin.

## **Bus Operation**

The MSM80C86A-10 has a time multiplexed address and data bus. If a non-multiplexed bus is desired for a system, it is only to add the address latch.

A CPU bus cycle consists of at least four clock cycles: T1, T2, T3 and T4. (Fig. 4)

The address output occurs during T1 and data transfer occurs during T3 and T4. T2 is used for changing the direction of the bus at the read operation. When the device which is accessed by the CPU is not ready for The data transfer and the CPU "NOT READY", TW cycles are inserted between T3 and T4.

When a bus cycle is not needed, T1 cycles are inserted between the bus cycles for internal execution. During the T1 cycle, the ALE signal is output from the CPU or the MSM82C88-2 depending on  $MN/\overline{MX}$ . At the trailing edge of ALE, a valid address may be latched.

Status bits  $\overline{S}_0$ ,  $\overline{S}_1$  and  $\overline{S}_2$  are used in the maximum mode by the bus controller to recognize the type of bus operation according to the following table.

Status bits  $S_3$  through  $S_7$  are multiplexed with  $A_{16}$  -  $A_{19}$ , and  $\overline{BHE}$ : therefore, they are valid during T2 through T4.

 $S_3$  and  $S_4$  indicate which segment register was selected on the bus cycle, according to the following table.

| <b>S</b> <sub>2</sub> | <mark>.</mark> ∎ | $\overline{S}_0$ | Characteristics        |
|-----------------------|------------------|------------------|------------------------|
| 0 (LOW)               | 0                | 0                | Interrupt acknowledge  |
| 0                     | 0                | 1                | Read I/O               |
| 0                     | 1                | 0                | Write I/O              |
| 0                     | 1                | 1                | Halt                   |
| 1 (HIGH)              | 0                | 0                | Instruciton Fetch      |
| 1                     | 0                | 1                | Read Data from Memory  |
| 1                     | 1                | 0                | Write Data to Memory   |
| 1                     | 1                | 1                | Passive (no bus cycle) |

| S <sub>4</sub> | S <sub>3</sub> | Characteristics                |
|----------------|----------------|--------------------------------|
| 0 (LOW)        | 0              | Alternate Data (Extra segment) |
| 0              | 1              | Stack                          |
| 1 (HIGH)       | 0              | Code or None                   |
| 1              | 1              | Data                           |

S<sub>5</sub> indicates interrupt enable Flag.

## I/O Addressing

The MSM80C86A-10 has 64 Kbytes of I/O or as 32 Kwords I/O. When the CPU accesses an I/O device, addresses  $AD_0 - AD_{15}$  are in the same format as a memory address, and  $A_{16} - A_{19}$  are low.

The I/O ports addresses are same as memory, so it is necessary to be careful when using 8-bit peripherals.



## **Basic System Timing**

## **EXTERNAL INTERFACE**

#### Reset

CPU Initialization is executed by the RESET pin. The MSM80C86A-10's RESET High signal is required for greater than 4 clock cycles.

The Rising edge of RESET terminates present operation immediately. The Falling edge of RESET triggers an internal reset sequence for approximately 10 clock cycles. After the internal reset sequence is finished normal operation occurs from absolute location FFFF0H.

#### **Interrupt Operations**

Interrupt operation is classified as software or hardware, and hardware interrupt is classified as non-maskable or maskable.

An interrupt causes a new program location defined on the interrupt pointer table, according to the interrupt type. Absolute locations 00000H through 003FFH are reserved for the interrupt pointer table. The interrupt pointer table consists of 256-elements. Each element is 4 bytes in size and corresponds to an 8-bit type number which is sent from an interrupt request device during the interrupt acknowledge cycle.

#### Non-maskable Interrupt (NMI)

The MSM80C86A-10 has a Non-maskable interrupt (NMI) which is of higher priority than the markable interrupt request (INTR).

The NMI request pulse width needs a minimum of 2 clock cycles. The NMI will be serviced at the end of the current instruction or between string manipulations.

## Maskable Interrupt (INTR)

The MSM80C86A-10 provides another interrupt request (INTR) which can be masked by software. INTR is level triggered, so it must be held until the interrupt request is acknowledged. INTR will be serviced at the end of the current instruction or between string manipulations.

#### Interrupt Acknowledge Sequence



#### Interrupt Acknowledge

During the interrupt acknowledge sequence, further interrupts are disabled. The interrupt enable bit is reset by any interrupt, after which the Flag register is automatically pushed onto the stack. During the acknowledge sequence, the CPU emits the lock signal from T2 of the first bus cycle to T2 of the second bus cycle. At second bus cycles, byte is fetched from the external device as a vector which identified the type of interrupt. This vector is multiplied by four and used as a interrupt pointer address. (INTR only)

The interrupt Return (IRET) instruction includes a Flag pop operation which returns the original interrupt enable bit when it restores the Flag.

## HALT

When a Halt instruction is executed, the CPU enters the Halt state. An interrupt request or RESET will force the MSM80C86A-10 out of the Halt state.

#### System Timing – Minimum Mode

A bus cycle begins T1 with an ALE signal. The trailing edge of ALE is used to latch the address. From T1 to T4 the  $M/\overline{10}$  signal indicates a memory or I/O operation. From T2 to T4, the address data bus changes the address but to data bus.

The read (RD), write (WR) and interrupt acknowledge (INTA) signals causes the addressed device to enable data bus. These signal becomes active at the beginning of T2 and inactive at the beginning of T4.

## System Timing – Maximum Mode

At maximum mode, the MSM82C88-2 Bus Controller is added to system. The CPU sends status information to the Bus Controller. Bus timing signals are generated by Bus Controller. Bus timing is almost the same as in the minimum mode.

# **BUS HOLD CIRCUITRY**

To avoid high current conditions caused by floating inputs to CMOS devices and to eliminate the need for pull-up/down resistors, "bus-hold" circuitry has been used on MSM80C86A-10 pins 2-16, 26-32, and 34-39 (Figures 6a, 6b). These circuits will maintain the last valid logic state if no driving source is present (i.e. an unconnected pin or a driving source which goes to a high impedance state). To overdrive the "bus hold" circuits, an external driver must be capable of supplying approximately  $600 \,\mu\text{A}$  minimum sink or source current at valid input voltage levels. Since this "bus hold" circuitry is active and not a "resistive" type element, the associated power supply current is negligible and power dissipation is significantly reduced when compared to the use of passive pull-up resistors.



Input Buffer exists only on I/O pins





Input Buffer exists only on I/O pins

Figure 6b. Bus Hold Circuitry Pin 26-32, 34

| MOV = Move:                         | 5 4 3 2     |        | 7 6 5 | 5 4 3    | 2 1 0 | 7 6 5 4 3 2 1 0 | 7 6 5 4 3 2 1 0 |
|-------------------------------------|-------------|--------|-------|----------|-------|-----------------|-----------------|
| Register/memory to/from register    | 0 1 0       | 8      |       | reg      | r/m   |                 |                 |
| Immediate to register/memory        | 0 0 0       | ≥      | ) pom | 0 0 0    | r/m   | data            | data if w = 1   |
| Immediatye to register              | 1<br>×      |        |       | data     |       | data if w = 1   |                 |
| Memory to accumulator               | 1 0 1 0 0 0 | ×<br>0 |       | addr-low |       | addr-high       |                 |
| Accumulator to memory               | 1 0 0 0     | ≥      |       | addr-low |       | addr-high       |                 |
| Register/memory to segment register | 0 0 1 1     | 0      | ) pom | ) reg    | r/m   |                 |                 |
| Segment register to register/memory | 0 0 1 1     | 0      |       | ) reg    | r/m   |                 |                 |
| PUSH = Push:                        |             |        |       |          |       |                 |                 |
| Register/memory                     | 1 1 1 1 1   | -<br>- | mod 1 | 1        | r/m   |                 |                 |
| Register                            | 0 1 0       | eg     |       |          |       |                 |                 |
| Segment register                    | 0 0 reg 1   | 1 0    |       |          |       |                 |                 |
| POP = Pop:                          |             |        |       |          |       |                 |                 |
| Register/memory                     | 0 0 0 1 1   | -<br>- | mod 0 | 0 0 0    | r/m   |                 |                 |
| Register                            | 0 1 1       | eg     |       |          |       |                 |                 |
| Segment register                    | 0 0 reg 1   | <br>   |       |          |       |                 |                 |
| XCHG = Exchange:                    |             |        |       |          |       |                 |                 |
| Register/memory with register       | 0 0 0       | ≥      | mod   | reg      | r/m   |                 |                 |
| Register with accumulator           | 1 0 0 1 0 r | reg    |       | I        |       |                 |                 |
| IN = Input from:                    |             |        |       |          |       |                 |                 |
| Fixed port                          | 1 1 1 0 0 1 |        |       | port     |       |                 |                 |
| Variable port                       | 1 1 1 0 1 1 | ∧<br>0 |       |          |       |                 |                 |
| OUT = Output to:                    |             |        |       |          |       |                 |                 |
| Fixed port                          | 1 1 1 0 0 1 | ۲<br>۲ |       | port     |       |                 |                 |
| Variable port                       | 1 1 1 0 1 1 | ۲<br>۲ |       |          |       |                 |                 |
| XLAT = Translate byte to AL         | 1 1 0 1 0 1 | <br>   |       |          |       |                 |                 |
| LEA = Load EA to register           | 1 0 0 0 1 1 |        | pou   | reg      | r/m   |                 |                 |
| LDS = Load pointer to DS            | 1 1 0 0 0 1 |        | pom   | reg      | r/m   |                 |                 |
| LES = Load pointer to ES            |             |        | pou   | reg      | r/m   |                 |                 |
| LAHF = Load AH with flags           |             | <br>   |       |          |       |                 |                 |
| SAHF = Store AH into flags          |             |        |       |          |       |                 |                 |
| PUSHF = Push flags                  | 1 0 0 1 1 1 | 0      |       |          |       |                 |                 |
| POPF = Pop flags                    |             |        |       |          |       |                 |                 |
|                                     |             |        |       |          |       |                 |                 |

DATA TRANSFER

| AKITHMETIC                                                                                                                                        |              |                |                |                                                                                                  |     |             |                    |     |                       |                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|----------------|--------------------------------------------------------------------------------------------------|-----|-------------|--------------------|-----|-----------------------|------------------|
| ADD = Add:<br>Reg./memory with register to either<br>Immediate to register/memory<br>Immediate to accumulator                                     | 0 - 0        | 000            | 000            |                                                                                                  | pom | 0<br>da     | reg<br>0 0<br>data | r/m | data<br>data if w = 1 | data if s:w = 01 |
| ADC = Add with carry:<br>Reg./memory with register to either<br>Immediate to register/memory<br>Immediate to accumulator                          | 0 - 0        | 000            | 000            | d<br>d<br>v<br>w<br>w<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v | pom | 0 1<br>data | reg<br>I 0<br>ta   | r/m | data<br>data ří w = 1 | data if s:w = 01 |
| INC = Increment:<br>Register/memory<br>Register<br>AAA = ASCII adjust for add<br>DAA = Decimal adjust for add                                     | 00           | -0-0           | -000           | reg<br>K                                                                                         | pom | 0           | 0                  | L/W |                       |                  |
| SUB = Subtract:<br>Reg./memory with register to either<br>Immediate from register/memory<br>Immediate from accumulator                            | 0 1 0<br>0 0 | 1 0 1<br>0 0   | 1 0 1<br>0 1   | w b (                                                                                            | pom | 1 (<br>da   | reg<br>0 1<br>data | r/m | data<br>data if w = 1 | data if s:w = 01 |
| SBB = Subtract with borrow:<br>Reg./memory with register to either<br>Immediate from register/memory<br>Immediate from accumulator                | 0 T 0<br>0 0 | 0 0 0 1 0 1    | 1 0 1<br>1 0 1 | w b (<br>w v v                                                                                   | pom | 0 1<br>da   | reg<br>1 1<br>data | r/m | data<br>data if w = 1 | data if s:w = 01 |
| DEC = Decrement:<br>Register/memory<br>Register<br>NEG = Change sign                                                                              |              | - 0 -<br>- 0 - | 0              | reg w                                                                                            | pom | 0 0         | <del>-</del> -     | r/m |                       |                  |
| CMP = Compare:<br>Register/memory and register<br>Immediate with register/memory<br>Immediate with accumulator<br>AAS = ASCII adjust for subtract | 0000         | - 0            | - 0            | р « О <del>Г</del><br>- О « К К                                                                  | pom | 1 1<br>data | reg<br>I 1<br>Ita  | m'r | data<br>data if w = 1 | data if s:w = 01 |

ARITHMETIC

| DAS = Decimal adjust for subtract |                                         |
|-----------------------------------|-----------------------------------------|
| MUL = Multiply (unsigned)         | 1 1 1 1 1 0 1 1 w mod 1 0 0 r/m         |
| IMUL = Integer multiply (signed)  | 1 1 1 1 0 1 1 w mod 1 0 1 r/m           |
| AAM = ASCII adjust for multiply   | 1 1 0 1 0 1 0 0 0 0 0 0 1 0 1 0 1 0 1 0 |
| DIV = Divide (unsigned)           | 1 1 1 1 1 0 1 1 w mod 1 1 0 r/m         |
| IDIV = Integer divide (signed)    | 1 1 1 1 0 1 1 w mod 1 1 1 1 r/m         |
| AAD = ASCII adjust for divide     | 1 1 0 1 0 1 0 1 0 0 0 0 1 0 1 0 1 0 1 0 |
| CBW = Convert byte to word        |                                         |
| CWD = Convert word to double word | 10011001                                |

| NOT = Invert<br>SHL/SAL = Shift logical/arithmetic left<br>SHR = Shift logical right<br>SAR = Shift arithmetic right<br>ROL = Rotate left<br>ROR = Rotate right<br>RCL = Rotate left through carry<br>RCR = Rotate right through carry |                                                           |                                  | m <sup>2</sup><br>m <sup>2</sup><br>m <sup>2</sup><br>m <sup>2</sup><br>m <sup>2</sup><br>m <sup>2</sup><br>m <sup>2</sup><br>m <sup>2</sup> |               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| AND = And:<br>Reg./memory and register to either<br>Immediate to register/memory<br>Immediate to accumulator                                                                                                                           | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                     | mod reg r<br>mod 1 0 0 r<br>data | r/m data<br>data if w = 1                                                                                                                    | data if w = 1 |
| TEST = And function to flags, no result:<br>Register/memory and register<br>Immediate data and register/memory<br>Immediate data and accumulator                                                                                       | 1 0 0 0 1 0 1 1 1 1 1 0 1 0 1 0 1 0 1 0                   | mod reg r<br>mod 0 0 r<br>data   | r/m data<br>r/m data                                                                                                                         | data if w = 1 |
| OR = Or:<br>Reg./memory and register to either<br>Immediate to register/memory<br>Immediate to accumulator                                                                                                                             | 0 0 0 1 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0                   | mod reg r<br>mod 0 1 r           | r/m data<br>r/m data if w = 1                                                                                                                | data if w = 1 |
| XOR = Exclusive or:<br>Reg./memory and register to either<br>Immediate to register/memory<br>Immediate to accumulator                                                                                                                  | 0 0 1 1 0 0 d w 1<br>1 0 0 0 0 0 w 1<br>0 0 1 1 0 1 0 w 1 | mod reg r<br>mod 1 1 0 r<br>data | r/m data<br>t/m data<br>data if w = 1                                                                                                        | data if w = 1 |

|                                                         | -                                       |      |  |
|---------------------------------------------------------|-----------------------------------------|------|--|
| REP = Repeat                                            | 1111001z                                |      |  |
| MOVS = Move byte/word                                   | 1 0 0 1 0                               |      |  |
| CMPS = Compare byte/word                                | 1 0 0 1                                 |      |  |
| SCAS = Scan byte/word                                   | -<br>-                                  |      |  |
| LODS = Load byte/word to AL/AX                          | 1010110 00 10 M                         |      |  |
| STOS = Store byte/word from AL/AX                       | 1 0 1                                   |      |  |
| CJMP = Conditional JMP                                  |                                         |      |  |
| JE/JZ = Jump on equal/zero                              | 0 1 1 1 0 1 0 0                         | disp |  |
| JZ/JNGE = Jump on less/not greater or equal             | 0 1 1 1 1 1 0 0                         | disp |  |
| JLE/JNG = Jump on less or equal/not greater             | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | disp |  |
| JB/JNAE = Jump on below/not above or equal              | 0 1 1 1 0 0 1 0                         | disp |  |
| JBE/JNA = Jump on below or equal/not above              | 1 1 1 0 1 1                             | disp |  |
| JP/JPE = Jump on parity/parity even                     | 1 1 1 1 0 1                             | disp |  |
| JO = Jump on over flow                                  | 0 1 1 1 0 0 0 0 0                       | disp |  |
| JS = Jump on sign                                       | 0 1 1 1 1 0 0 0                         | disp |  |
| JNE/JNZ = Jump on not equal/not zero                    | 0 1 1 1 0 1 0 1                         | disp |  |
| JNL/JGE = Jump on not less/greater or equal             | 0 1 1 1 1 1 0 1                         | disp |  |
| JNLE/JG = Jump on not less or equal/greater             | 0 1 1 1 1 1 1 1 1                       | disp |  |
| JNB/JAE = Jump on not below/above or equal              | 0 1 1 1 0 0 1 1                         | disp |  |
| JNBE/JA = Jump on not below or equal/above              | 0 1 1 1 0 1 1 1 1                       | disp |  |
| JNP/JPO = Jump on not parity/parity odd                 | 0 1 1 1 1 0 1 1                         | disp |  |
| JNO = Jump on not overflow                              | 0 1 1 1 0 0 0 1                         | disp |  |
| JNS = Jump on not sign                                  | 0 1 1 1 1 0 0 1                         | disp |  |
| LOOP = Loop CX times                                    | 1 1 1 1 0 0 1 0                         | disp |  |
| LOOPZ/LOOPE = Loop while zero/equal                     | 1 1 1 0 0 0 0 1                         | disp |  |
| LOOPNZ/LOOPNE = Loop while not zero equal               | 1 1 1 0 0 0 0 0                         | disp |  |
| JCXZ = Jump on CX zero                                  | 1 1 1 0 0 0 1 1                         | disp |  |
| INT = Interrupt                                         |                                         |      |  |
| Type specified                                          |                                         | type |  |
| Type 3                                                  |                                         |      |  |
| INTO = Interrupt on overflow<br>IRFT = Interrunt return |                                         |      |  |
|                                                         | -<br>-<br>-<br>-<br>-                   |      |  |

## PROCESSOR CONTROL

| CLC = Clear carry                  | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 |     |   |   |   |    |   |  |
|------------------------------------|---|---|---|---|---|---|---|---|-----|---|---|---|----|---|--|
| CMC = Complementary carry          | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |     |   |   |   |    |   |  |
| STC = Set carry                    | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |     |   |   |   |    |   |  |
| CLD = Clear direction              | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |     |   |   |   |    |   |  |
| STD = Set direction                | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |     |   |   |   |    |   |  |
| CLI = Clear interrupt              | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 |     |   |   |   |    |   |  |
| STI = Set interrupt                | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |     |   |   |   |    |   |  |
| HLT = Halt                         | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |     |   |   |   |    |   |  |
| WAIT = Wait                        | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |     |   |   |   |    |   |  |
| ESC = Escape ( to external device) | 1 | 1 | 0 | 1 | 1 | х | х | х | mod | х | Х | х | r/ | m |  |
| LOCK = Bus lock prefix             | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |     |   |   |   |    |   |  |

## CONTROL TRANSFER

| CALL = Call:                        | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 6 5 4 3 2 1 0 | 7 6 5 4 3 2 1 0 | 7 6 5 4 3 2 1 0 |
|-------------------------------------|---|---|---|---|---|---|---|---|-----------------|-----------------|-----------------|
| Direct within segment               | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | disp-low        | disp-high       |                 |
| Indirect within segment             | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | mod 0 1 0 r/m   |                 |                 |
| Direct intersegment                 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | offset-low      | offset-high     |                 |
|                                     |   |   |   |   |   |   |   |   | seg-low         | seg-high        |                 |
| Indirect intersegment               | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | mod 0 1 1 r/m   |                 |                 |
| JMP = Unconditional Jump:           |   |   |   |   |   |   |   |   |                 |                 |                 |
| Direct within segment               | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | disp-low        | disp-high       |                 |
| Direct within segment-short         | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | disp            |                 |                 |
| Indirect within segment             | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | mod 1 0 0 r/m   |                 |                 |
| Direct intersegment                 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | offset-low      | offset-high     |                 |
|                                     |   |   |   |   |   |   |   |   | seg-low         | seg-high        |                 |
| Indirect intersegment               | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | mod 1 0 1 r/m   |                 |                 |
| RET = Return from CALL:             |   |   |   |   |   |   |   |   |                 |                 |                 |
| Within segment                      | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 |                 |                 |                 |
| Within seg. adding immediate to SP  | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | data-low        | data-high       |                 |
| Intersegment                        | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |                 |                 |                 |
| Intersegment adding immediate to SP | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | data-low        | dat-high        |                 |

Foot Notes: AL = 8-bit accumulator AX = 18-bit accumulator CX = Count register DS = Data segmentES = Extra segmentAbove/below refers to unsigned value Greater=more positive Less=less positive (more negative) signed value If d=1 then "to" reg: If d=0 then "from" reg. If w=1 then word instruction: If w=0 then byte instruction If mod=11 then r/m is treated as a REG field If mod=00 then DISP=0\*, disp-low and disp-high are absent If mod=01 then DISP=disp-low sign-extended to 16 bits, disp-high is absent If mod=10 then DISP=disp-high: disp-low If r/m=000 then EA=(BX)+(SI)+DISP If r/m=001 then EA=(BX)+(DI)+DISP If r/m=010 then EA=(BP)+(SI)+DISP If r/m=011 then EA=(BP)+(DI)+DISP If r/m=100 then EA=(SI)+DISP If r/m=101 then EA=(DI)+DISP If r/m=110 then EA=(BP)+DISP\* If r/m=111 then EA=(BX)+DISP DISP follows 2nd byte of instruction (before data if required) \* except if mod=00 and r/m=110 then EA-disp-high: disp-low If s:w=01 then 16 bits of immediate data form the operand If s:w=11 then an immediate data byte is sign extended to form the 16-bit operand If v=0 then "count"=1:if v=1 then "count" in (CL) x=don' t care z is used for string primitives for comparison with ZF FLAG SEGMENT OVERRIDE PREFIX 001 reg 110 REG is assigned according to the following table:

| 16-Bit | (w=1) | 8-Bit | (w=0) | Segment |    |
|--------|-------|-------|-------|---------|----|
| 000    | AX    | 000   | AL    | 00      | ES |
| 001    | СХ    | 001   | CL    | 01      | CS |
| 010    | DX    | 010   | DL    | 10      | SS |
| 011    | BX    | 011   | BL    | 11      | DS |
| 100    | SP    | 100   | AH    |         |    |
| 101    | BP    | 101   | CH    |         |    |
| 110    | SI    | 110   | DH    |         |    |
| 111    | DI    | 111   | BH    |         |    |
|        |       |       |       |         |    |

Instructions which reference the flag register file as a 16-bit object use the symbol FLAGS to represent the file:

FLAGS=x:x:x:(OF):(DF):(IF):(TF):(SF):(ZF):X:(AF):X:(PF):X:(CF)

## NOTICE ON REPLACING LOW-SPEED DEVICES WITH HIGH-SPEED DEVICES

The conventional low speed devices are replaced by high-speed devices as shown below. When you want to replace your low speed devices with high-speed devices, read the replacement notice given on the next pages.

| High-speed device (New) | Low-speed device (Old) | Remarks         |
|-------------------------|------------------------|-----------------|
| M80C85AH                | M80C85A/M80C85A-2      | 8bit MPU        |
| M80C86A-10              | M80C86A/M80C86A-2      | 16bit MPU       |
| M80C88A-10              | M80C88A/M80C88A-2      | 8bit MPU        |
| M82C84A-2               | M82C84A/M82C84A-5      | Clock generator |
| M81C55-5                | M81C55                 | RAM.I/O, timer  |
| M82C37B-5               | M82C37A/M82C37A-5      | DMA controller  |
| M82C51A-2               | M82C51A                | USART           |
| M82C53-2                | M82C53-5               | Timer           |
| M82C55A-2               | M82C55A-5              | PPI             |

#### Differences between MSM80C86A-10 and MSM80C86A-2, MSM80C86A

#### 1) Manufacturing Process

All devices use a 1.5 µ Si-CMOS process technology.

#### 2) Design

Although circuit timings of these devices are a little different, these devices have the same chip size and logics.

#### 3) Electrical Characteristics

Oki's '96 Data Book for MICROCONTROLLER describes that the MSM80C86A-10 satisfies the electrical characteristics of the MSM80C86A-2 and MSM80C86A.

#### 4) Other notices

1) The noise characteristics of the high-speed MSM80C86A-10 (for 10 MHz) are a little different from those of the MSM80C86A-2 and MSM80C86A. Therefore when devices are replaced for upgrading, it is recommended to perform noise evaluation.

2) The characteristics of the MSM80C86A-10 basically satisfy those of the MSM80C86A-2 and MSM80C86A but their timings are a little different. When critical timing is required in designing it is recommended to evaluate operating margins at various temperatures and voltages.

# PACKAGE DIMENSIONS

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).