## Features

- ST-BUST ${ }^{\text {TM }}$ compatible
- Transmit/Receive filters \& PCM Codec in one I.C
- Meets AT\&T D3/D4 and CCITT G711 and G712
- $\mu$-Law: MT8960/62/64/67
- A-Law: MT8961/63/65/67
- Low power consumption:

$$
\text { Op.: } 30 \mathrm{~mW} \text { typ. }
$$

Stby.: 2.5 mW typ.

- Digital Coding Options:

MT8964/65/66/67 CCITT Code MT8960/61/62/63 Alternative Code

- Digitally controlled gain adjust of both filters
- Analog and digital loopback
- Filters and codec independently user accessible for testing
- Powerdown mode available
- 2.048 MHz master clock input
- Up to six uncommitted control outputs
- $\pm 5 \mathrm{~V} \pm 5 \%$ power supply

ISSUE 10
May 1995

## Ordering Information

MT8964/65AC 18 Pin Ceramic DIP

MT8960/61/64/65AE
MT8962/63AE
MT8962/63/66/67AS 18 Pin Plastic DIP 20 Pin Plastic DIP 20 Pin SOIC
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## Description

Manufactured in ISO ${ }^{2}$-CMOS, these integrated filter/ codecs are designed to meet the demanding performance needs of the digital telecommunications industry, e.g., PABX, Central Office, Digital telephones.


Figure 1 - Functional Block Diagram


18 PIN CERDIP/PDIP


Figure 2 - Pin Connections

## Pin Description

| Pin Name | Description |
| :---: | :---: |
| CSTi | Control ST-BUS In is a TTL-compatible digital input used to control the function of the filter/codec. Three modes of operation may be effected by applying to this input a logic high ( $\mathrm{V}_{\mathrm{DD}}$ ), logic low (GNDD), or an 8-bit serial word, depending on the logic states of CA and F1i. Functions controlled are: powerdown, filter gain adjust, loopback, chip testing, SD outputs. |
| DSTi | Data ST-BUS In accepts the incoming 8-bit PCM word. Input is TTL-compatible. |
| C2i | Clock Input is a TTL-compatible 2.048 MHz clock. |
| DSTo | Data ST-BUS Out is a three-state digital output driving the PCM bus with the outgoing 8-bit PCM word. |
| $\mathrm{V}_{\mathrm{DD}}$ | Positive power Supply ( +5 V ). |
| $\overline{\mathrm{F} 1 \mathrm{i}}$ | Synchronization Input is an active low digital input enabling (in conjunction with CA) the PCM input, PCM output and digital control input. It is internally sampled on every positive edge of the clock, C2i, and provides frame and channel synchronization. |
| CA | Control Address is a three-level digital input which enables PCM input and output and determines into which control register ( A or B ) the serial data, presented to CSTi, is stored. |
| SD3 | System Drive Output is an open drain output of an N-channel transistor which has its source tied to GNDA. Inactive state is open circuit. |
| SD4-5 | System Drive Outputs are open drain outputs of N-channel transistors which have their source tied to GNDD. Inactive state is open circuit. |
| SD0-2 | System Drive Outputs are "Totempole" CMOS outputs switching between GNDD and $\mathrm{V}_{\mathrm{DD}}$. Inactive state is logic low. |
| $\mathrm{V}_{\mathrm{EE}}$ | Negative power supply (-5V). |
| $\mathrm{V}_{\mathrm{X}}$ | Voice Transmit is the analog input to the transmit filter. |
| ANUL | Auto Null is used to integrate an internal auto-null signal. A $0.1 \mu \mathrm{~F}$ capacitor must be connected between this pin and GNDA. |
| $V_{\text {R }}$ | Voice Receive is the analog output of the receive filter. |
| GNDA | Analog ground (0V). |
| $V_{\text {Ref }}$ | Voltage Reference input to D to A converter. |
| GNDD | Digital ground (0V). |



Figure 3 - $\mu$-Law Encoder Transfer Characteristic


Digital Output Digital Output


Bit $7 \ldots \quad 0 \quad$ Analog Input Voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$
MSB LSB

Figure 4 - A-Law Encoder Transfer Characteristic

## Functional Description

Figure 1 shows the functional block diagram of the MT8960-67. These devices provide the conversion interface between the voiceband analog signals of a telephone subscriber loop and the digital signals required in a digital PCM (pulse code modulation) switching system. Analog (voiceband) signals in the transmit path enter the chip at $\mathrm{V}_{\mathrm{X}}$, are sampled at 8 kHz , and the samples quantized and assigned 8 -bit digital values defined by logarithmic PCM encoding laws. Analog signals in the receive path leave the chip at $\mathrm{V}_{\mathrm{R}}$ after reconstruction from digital 8-bit words.

Separate switched capacitor filter sections are used for bandlimiting prior to digital encoding in the transmit path and after digital decoding in the receive path. All filter clocks are derived from the 2.048 MHz master clock input, C2i. Chip size is minimized by the use of common circuitry performing the $A$ to $D$ and D to A conversion. A successive approximation technique is used with capacitor arrays to define the 16 steps and 8 chords in the signal conversion process. Eight-bit PCM encoded digital data enters and leaves the chip serially on DSTi and DSTo pins, respectively.

## Transmit Path

Analog signals at the input ( Vx ) are firstly bandlimited to 508 kHz by an RC lowpass filter section. This performs the necessary anti-aliasing for the following first-order sampled data lowpass pre-filter which is clocked at 512 kHz . This further bandlimits the signal to 124 kHz before a fifth-order elliptic lowpass filter, clocked at 128 kHz , provides the 3.4 kHz bandwidth required by the encoder section. A $50 / 60 \mathrm{~Hz}$ third-order highpass notch filter clocked at 8 kHz completes the transmit filter path. Accumulated DC offset is cancelled in this last section by a switched-capacitor auto-zero loop which integrates the sign bit of the encoded PCM word, fed back from the codec and injects this voltage level into the non-inverting input of the comparator. An integrating capacitor (of value between 0.1 and $1 \mu \mathrm{~F}$ ) must be externally connected from this point (ANUL) to the Analog Ground (GNDA).

The absolute gain of the transmit filter (nominally 0 dB at 1 kHz ) can be adjusted from 0 dB to 7 dB in 1 dB steps by means of three binary controlled gain pads.

The resulting bandpass characteristics with the limits shown in Figure 10 meet the CCITT and AT\&T recommended specifications. Typical attenuations
are 30 dB for $0-60 \mathrm{~Hz}$ and 35 dB for 4.6 kHz and above.

The filter output signal is an 8 kHz staircase waveform which is fed into the codec capacitor array, or alternatively, into an external capacitive load of 250 pF when the chip is in the test mode. The digital encoder generates an eight-bit digital word representation of the 8 kHz sampled analog signal. The first bit of serial data stream is bit 7 (MSB) and represents the sign of the analog signal. Bits 4-6 represent the chord which contains the analog sample value. Bits 0-3 represent the step value of the analog sample within the selected chord. The MT8960-63 provide a sign plus magnitude PCM output code format. The MT8964/66 PCM output code conforms to the AT \&T D3 specification, i.e., true sign bit and inverted magnitude bits. The MT8965/67 PCM output code conforms to the CCITT specifications with alternate digit inversion (even bits inverted). See Figs. 3 and 4 for the digital output code corresponding to the analog voltage, $\mathrm{V}_{\mathrm{IN}}$, at $\mathrm{V}_{\mathrm{X}}$ input.

The eight-bit digital word is output at DSTo at a nominal rate of 2.048 MHz , via the output buffer as the first 8 -bits of the $125 \mu$ s sampling frame.

## Receive Path

An eight-bit PCM encoded digital word is received on DSTi input once during the $125 \mu \mathrm{~s}$ period and is loaded into the input register. A charge proportional to the received PCM word appears on the capacitor array and an 8 kHz sample and hold circuit integrates this charge and holds it for the rest of the sampling period.

The receive (D/A) filter provides interpolation filtering on the 8 kHz sample and hold signal from the codec. The filter consists of a 3.4 kHz lowpass fifth-order elliptic section clocked at 128 kHz and performs bandlimiting and smoothing of the 8 kHz "staircase" waveform. In addition, sinx/x gain correction is applied to the signal to compensate for the attenuation of higher frequencies caused by the capacitive sample and hold circuit. The absolute gain of the receive filter can be adjusted from 0 dB to -7 dB in 1 dB steps by means of three binary controlled gain pads. The resulting lowpass characteristics, with the limits shown in Figure 11, meet the CCITT and AT \& T recommended specifications.

Typical attenuation at 4.6 kHz and above is 30 dB . The filter is followed by a buffer amplifier which will drive 5 V peak/peak into a 10 k ohm load, suitable for driving electronic 2-4 wire circuits.

## $V_{\text {Ref }}$

An external voltage must be supplied to the $\mathrm{V}_{\text {Ref }}$ pin which provides the reference voltage for the digital encoding and decoding of the analog signal. For $\mathrm{V}_{\text {Ref }}=2.5 \mathrm{~V}$, the digital encode decision value for overload (maximum analog signal detect level) is equal to an analog input $\mathrm{V}_{\mathbb{I N}}=2.415 \mathrm{~V}$ ( $\mu$-Law version) or 2.5 V (A-Law version) and is equivalent to a signal level of 3.17 dBm 0 or 3.14 dBm 0 respectively, at the codec.

The analog output voltage from the decoder at $\mathrm{V}_{\mathrm{R}}$ is defined as:
$\mu$-Law:
$\mathrm{V}_{\text {Ref }} \times\left[\left(\frac{-0.5}{128}\right)+\left(\frac{2^{C}}{128}\right)\left(\frac{16.5+S}{33}\right)\right]_{ \pm} V_{\text {OFFSET }}$
A-Law:
$V_{\text {Ref }} X \quad\left[\left(\frac{2^{C+1}}{128}\right)\left(\frac{0.5+S}{32}\right)\right] \pm V_{\text {OFFSET }}=0$
$V_{\text {Ref }} \times \quad\left[\left(\frac{2^{C}}{128}\right)\left(\frac{16.5+S}{32}\right)\right] \pm V_{\text {OFFSET }} C \neq 0$
where $C=$ chord number (0-7)
$S=$ step number (0-15)
$\mathrm{V}_{\text {Ref }}$ is a high impedance input with a varying capacitive load of up to 40 pF .

The recommended reference voltage for the MT8960 series of codecs is $2.5 \mathrm{~V} \pm 0.5 \%$. The output voltage from the reference source should have a maximum temperature coefficient of $100 \mathrm{ppm} / \mathrm{C}^{\circ}$. This voltage should have a total regulation tolerance of $\pm 0.5 \%$ both for changes in the input voltage and output loading of the voltage reference source. A voltage reference circuit capable of meeting these specifications is shown in Figure 5. Analog Devices 'AD1403A voltage reference circuit is capable of
driving a large number of codecs due to the high input impedance of the $V_{\text {Ref }}$ input. Normal precautions should be taken in PCB layout design to minimize noise coupling to this pin. A $0.1 \mu \mathrm{~F}$ capacitor connected from $\mathrm{V}_{\text {Ref }}$ to ground and located as close as possible to the codec is recommended to minimize noise entering through $\mathrm{V}_{\text {Ref }}$. This capacitor should have good high frequency characteristics.

## Timing

The codec operates in a synchronous manner (see Figure 9a). The codec is activated on the first positive edge of C 2 i after $\overline{\mathrm{F} 1 \mathrm{i}}$ has gone low. The digital output at DSTo (which is a three-state output driver) will then change from a high impedance state to the sign bit of the encoded PCM word to be output. This will remain valid until the next positive edge, when the next most significant bit will be output.

On the first negative clock edge (after $\overline{F 1 i}$ signal has been internally synchronized and CA is at GNDD or $\mathrm{V}_{\mathrm{EE}}$ ) the logic signal present at DSTi will be clocked into the input shift register as the sign bit of the incoming PCM word.

The eight-bit word is thus input at DSTi on negative edges of C2i and output at DSTo on positive edges of C2i.
$\overline{\text { F1i must return to a high level after the eighth }}$ clock pulse causing DSTo to enter high impedance and preventing further input data to DSTi. F1i will continue to be sampled on every positive edge of C2i. (Note: $\overline{\mathrm{F} 1 \mathrm{i}}$ may subsequently be taken low during the same sampling frame to enable entry of serial data into CSTi. This occurs usually mid-frame, in conjunction with $C A=V_{D D}$, in order to enter an 8-bit control word into Register B. In this case, PCM input and output are inhibited by $C A$ at $V_{D D}$.)


Figure 5 - Typical VoItage Reference Circuit

Internally the codec will then perform a decode cycle on the newly input PCM word. The sampled and held analog signal thus decoded will be updated 25 $\mu \mathrm{s}$ from the start of the cycle. After this the analog input from the filter is sampled for $18 \mu \mathrm{~s}$, after which digital conversion takes place during the remaining $82 \mu$ s of the sampling cycle.

Since a single clock frequency of 2.048 MHz is required, all digital data is input and output at this rate. DSTo, therefore, assumes a high impedance state for all but $3.9 \mu \mathrm{~s}$ of the $125 \mu \mathrm{~s}$ frame. Similarly, DSTi input data is valid for only $3.9 \mu \mathrm{~s}$.

## Digital Control Functions

CSTi is a digital input (levels GNDD to $V_{D D}$ ) which is used to control the function of the filter/codec. It operates in three different modes depending on the logic levels applied to the Control Address input (CA) and chip enable input ( $\overline{\mathrm{F} 1 \mathrm{i}}$ ) (see Table 1).

## Mode 1

$\mathrm{CA}=-5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{EE}}\right) ; \mathrm{CSTi}=0 \mathrm{~V}$ (GNDD)
The filter/codec is in normal operation with nominal transmit and receive gain of 0 dB . The SD outputs are in their active states and the test modes cannot be entered.

$$
\mathrm{CA}=-5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{EE}}\right) ; \mathrm{CSTi}=+5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{DD}}\right)
$$

A state of powerdown is forced upon the chip whereby DSTo becomes high impedance, $\mathrm{V}_{\mathrm{R}}$ is connected to GNDA and all analog sections have power removed.

## Mode 2

$\mathrm{CA}=-5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{EE}}\right)$; CSTi receives an eight-bit control word

CSTi accepts a serial data stream synchronously with DSTi (i.e., it accepts an eight-bit serial word in a $3.9 \mu \mathrm{~s}$ timeslot, updated every $125 \mu \mathrm{~s}$, and is specified identically to DSTi for timing considerations). This eight-bit control word is entered into Control Register A and enables programming of the following functions: transmit and receive gain, powerdown, loopback. Register B is reset to zero and the SD outputs assume their inactive state. Test modes cannot be entered.

## Mode 3

CA=0V (GNDD); CSTi receives an eight-bit control word

As in Mode 2, the control word enters Register A and the aforementioned functions are controlled. In this mode, however, Register B is not reset, thus not affecting the states of the SD outputs.
$C A=+5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{DD}}\right)$; CSTi receives an 8-bit control word
In this case the control word is transferred into Register B. Register A is unaffected. The input and output of PCM data is inhibited.

The contents of Register B controls the six uncommitted outputs SD0-SD5 (four outputs, SD0SD3, on MT8960/61/64/65 versions of chip) and also provide entry into one of the three test modes of the chip.

| MODE | CA | CSTi | FUNCTION |
| :---: | :---: | :---: | :---: |
| $\begin{gathered} 1 \\ (\text { Note 1) } \end{gathered}$ | $\mathrm{V}_{\mathrm{EE}}$ | GNDD | Normal chip operation. |
|  |  | $V_{D D}$ | Powerdown. |
| 2 | $\mathrm{V}_{\mathrm{EE}}$ | Serial <br> Data | Eight-bit control word into Register A. Register B is reset. |
| $\begin{gathered} 3 \\ \text { (Note 2) } \end{gathered}$ | GNDD | Serial <br> Data | Eight-bit control word into register A. Register B is unaffected. |
|  | $V_{D D}$ | $\begin{aligned} & \hline \text { Serial } \\ & \text { Data } \end{aligned}$ | Eight-bit control word into register A. Register B is unaffected. |
| Note 1: <br> Note 2: | When operating in Mode 1, there should be only one frame pulse ( $\overline{\mathrm{F} 1 \mathrm{i}})$ per $125 \mu \mathrm{~s}$ frame When operating in Mode 3, PCM input and output is inhibited by $\mathrm{CA}=\mathrm{V}_{\mathrm{DD}}$. |  |  |

Table 1. Digital Control Modes

Note: For Modes 1 and 2, F1i must be at logic low for one period of $3.9 \mu \mathrm{~s}$, in each $125 \mu \mathrm{~s}$ cycle, when PCM data is being input and output, and the control word at CSTi enters Register A. For Mode 3, F1i must be at a logic low for two periods of $3.9 \mu \mathrm{~s}$, in each $125 \mu$ s cycle. In the first period, CA must be at GNDD or $\mathrm{V}_{\mathrm{EE}}$, and in the second period CA must be high ( $\mathrm{V}_{\mathrm{DD}}$ ).

## Control Registers A, B

The contents of these registers control the filter/ codec functions as described in Tables 2 and 3.

Bit 7 of the registers is the MSB and is defined as the first bit of the serial data stream input (corresponding to the sign bit of the PCM word).

On initial power-up these registers are set to the powerdown condition for a maximum of 25 clock cycles. During this time it is impossible to change the data in these registers.

## Chip Testing

By enabling Register B with valid data (eight-bit control word input to CSTi when $\overline{\mathrm{F} 1 \mathrm{i}}=\mathrm{GNDD}$ and $\mathrm{CA}=$ $\mathrm{V}_{\mathrm{CC}}$ ) the chip testing mode can be entered. Bits 6 and 7 (most sign bits) define states for testing the transmit filter, receive filter and the codec function. The input in each case is $V_{X}$ input and the output in each case is $V_{R}$ output. (See Table 3 for details.)

## Loopback

Loopback of the filter/codec is controlled by the control word entered into Register A. Bits 6 and 7 (most sign bits) provide either a digital or analog loopback condition. Digital loopback is defined as follows:

- PCM input data at DSTi is latched into the PCM input register and the output of this register is connected to the input of the 3 -state PCM output register.
- The digital input to the PCM digital-to-analog decoder is disconnected, forced to zero (0).
- The output of the PCM encoder is disabled and thus the encoded data is lost. The PCM output at DSTo is determined by the PCM input data.

Analog loopback is defined as follows:

- PCM input data is latched, decoded and filtered as normal but not output at $\mathrm{V}_{\mathrm{R}}$.

| BIT 2 | BIT 1 | BIT 0 | TRANSMIT (A/D) <br> FILTER GAIN (dB) |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | + 1 |
| 0 | 1 | 0 | + 2 |
| 0 | 1 | 1 | + 3 |
| 1 | 0 | 0 | + 4 |
| 1 | 0 | 1 | + 5 |
| 1 | 1 | 0 | + 6 |
| 1 | 1 | 1 | + 7 |
| BIT 5 | BIT 4 | BIT 3 | RECEIVE (D/A) FILTER GAIN (dB) |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | -1 |
| 0 | 1 | 0 | -2 |
| 0 | 1 | 1 | - 3 |
| 1 | 0 | 0 | -4 |
| 1 | 0 | 1 | -5 |
| 1 | 1 | 0 | -6 |
| 1 | 1 | 1 | - 7 |
| BIT 7 | BIT 6 | FUNCTION CONTROL |  |
| 0 | 0 | Normal operation |  |
| 0 | 1 | Digital Loopback |  |
| 1 | 0 | Analog Loopback |  |
| 1 | 1 | Powerdown |  |

Table 2. Control States - Register A

- Analog output buffer at $V_{R}$ has its input shorted to GNDA and disconnected from the receive filter output.
- Analog input at $\mathrm{V}_{\mathrm{x}}$ is disconnected from the transmit filter input.
- The receive filter output is connected to the transmit filter input. Thus the decode signal is fed back through the receive path and encoded in the normal way. The analog output buffer at $\mathrm{V}_{\mathrm{R}}$ is not tested by this configuration.

In both cases of loopback, DSTi is the input and DSTo is the output.

## Logic Control Outputs SDO-5

These outputs are directly controlled by the logic states of bits $0-5$ in Register B. A logic low (GNDD) in Register B causes the SD outputs to assume an inactive state. A logic high ( $\mathrm{V}_{\mathrm{DD}}$ ) in Register B causes the SD outputs to assume an active state (see Table 3). SD0-2 switch between GNDD and $\mathrm{V}_{\mathrm{DD}}$ and may be used to control external logic or transistor circuitry, for example, that employed on the line card for performing such functions as relay drive for application of ringing to line, message waiting indication, etc.

SD3-5 are used primarily to drive external analog circuitry. Examples may include the switching in or out of gain sections or filter sections (eg., ring trip filter) (Figure 7).

MT8962/63/66/67 provides all six SD outputs.
MT8960/61/64/65 each packaged in an 18-pin DIP provide only four control outputs, SD0-3.


Figure 6-Typical Line Termination

| BITS 0-2 |  | LOGIC CONTROL OUTPUTS SD ${ }_{0}$ - $\mathrm{SD}_{2}$ |
| :---: | :---: | :---: |
|  |  | Inactive state - logic low (GNDD). <br> Active state - logic high ( $\mathrm{V}_{\mathrm{DD}}$ ). |
| $\begin{gathered} \text { BIT } 3 \\ 0 \\ 1 \end{gathered}$ |  | LOGIC CONTROL OUTPUT SD $_{3}$ <br> Inactive state - High Impedance. <br> Active state - GNDA. |
| $\begin{gathered} \text { BITS } \mathbf{4 , 5} \\ 0 \\ 1 \end{gathered}$ |  | LOGIC CONTROL OUTPUTS SD $_{4}$, SD $_{5}$ <br> Inactive state - High Impedance. <br> Active state - GNDD. |
| $\begin{gathered} \text { BIT } 7 \\ 0 \\ 0 \\ \\ 1 \\ \\ 1 \end{gathered}$ | $\begin{gathered} \text { BIT } 6 \\ 0 \\ 1 \\ 0 \\ \\ 1 \end{gathered}$ | CHIP TESTING CONTROLS <br> Normal operation. <br> Transmit filter testing, i.e.: <br> Transmit filter input connected to $V_{x}$ input <br> Receive filter and Buffer disconnected from $V_{R}$ <br> Receive filter testing, i.e.: <br> Receive filter input connected to $V_{x}$ input <br> Receive filter input disconnected from codec <br> Codec testing i.e.: <br> Codec analog input connected to $\mathrm{V}_{\mathrm{X}}$ <br> Codec analog input disconnected from transmit filter output Codec analog output connected to $\mathrm{V}_{\mathrm{R}}$ <br> $\mathrm{V}_{\mathrm{R}}$ disconnected from receive filter output |

Table 3. Control States - Register B

## Powerdown

Powerdown of the chip is achieved in several ways:

## Internal Control:

1) Initial Power-up. Initial application of $V_{D D}$ and $\mathrm{V}_{\mathrm{EE}}$ causes powerdown for a period of 25 clock cycles and during this period the chip will accept input only from C2i. The B-register is reset to zero forcing SDO-5 to be inactive. Bits 0-5 of Register A (gain adjust bits) are forced to zero and bits 6 and 7 of Register A become logic high thus reinforcing the powerdown.
2) Loss of C2i. Powerdown is entered 10 to 40 $\mu \mathrm{s}$ after C2i has assumed a continuous logic high ( $\mathrm{V}_{\mathrm{DD}}$ ). In this condition the chip will be in the same state as in (1) above.

Note: If C2i stops at a continuous logic low (GNDD), the digital data and status is indeterminate.

## External Control:

1) Register A. Powerdown is controlled by bits 6 and 7 ( when both at logic high) of Register A which in turn receives its control word input via CSTi, when $\overline{\mathrm{F} 1 \mathrm{i}}$ is low and CA input is either at $\mathrm{V}_{\mathrm{EE}}$ or GNDD. Power is removed from the filters and analog sections of the chip. The analog ouput buffer at $\mathrm{V}_{\mathrm{R}}$ will be connected to GNDA. DSTo becomes high impedance and the clocks to the majority of the logic are stopped. SD outputs are unaffected and may be updated as normal.
2) CSTi Input. With CA at $\mathrm{V}_{\text {EE }}$ and CSTi held at continuous logic high the chip assumes the same state as described in External Control (1) above.


Figure 7-Typical Use of the Special Drive Outputs


Figure 8 - Example Architecture of a Simple Digital Switching System Using the MT8960-67

## Absolute Maximum Ratings*

|  | Parameter | Symbol | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | DC Supply Voltages | $\mathrm{V}_{\text {DD }}$-GNDD | -0.3 | +6.0 | V |
|  |  | $\mathrm{V}_{\text {EE }}$-GNDD | -6.0 | +0.3 | V |
| 2 | Reference Voltage | $V_{\text {Ref }}$ | GNDA | $V_{D D}$ | V |
| 3 | Analog Input | $\mathrm{V}_{\mathrm{X}}$ | $V_{\text {EE }}$ | $V_{D D}$ | V |
| 4 | Digital Inputs | Except CA | GNDD-0.3 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
|  |  | CA | $\mathrm{V}_{\text {EEE }}-0.3$ | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| 5 | Output Voltage | SD0-2 | GNDD-0.3 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
|  |  | SD3 | $\mathrm{V}_{\text {EE }}-0.3$ | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
|  |  | SD4-5 | $\mathrm{V}_{\text {EE }}-0.3$ | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| 6 | Current On Any Pin | 1 |  | 20 | mA |
| 7 | Storage Temperature | $\mathrm{T}_{\text {S }}$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| 8 | Power Dissipation at $25^{\circ} \mathrm{C}$ (Derate $16 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ ) | $\mathrm{P}_{\text {Diss }}$ |  | 500 | mW |

* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

Recommended Operating Conditions - Voltages are with respect to GNDD unless otherwise stated


Note 1: Temperature coefficient of $\mathrm{V}_{\text {Ref }}$ should be better than $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
DC Electrical Characteristics - Voltages are with respect to GNDD unless otherwise stated.
$\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {Ref }}=2.5 \mathrm{~V} \pm 0.5 \%$, GNDA=GNDD=0V,Clock Frequency $=2.048 \mathrm{MHz}$. Outputs unloaded unless otherwise specified.

|  |  | Characteristics |  | Sym | Min | Typ* | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 |  | Input Current | Except CA | 1 |  |  | 10.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{1 \mathrm{~N}}=\mathrm{GNDD}$ to $\mathrm{V}_{\mathrm{DD}}$ |
|  |  |  | CA | $\mathrm{I}_{1 \mathrm{C}}$ |  |  | 10.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{EE}}$ to $\mathrm{V}_{\mathrm{DD}}$ |
| 2 | 1 | Input Low <br> Voltage | Except CA | $\mathrm{V}_{\mathrm{IL}}$ | 0.0 |  | 0.8 | V |  |
|  | G |  | CA | $V_{\text {ILC }}$ | $\mathrm{V}_{\text {EE }}$ |  | $\mathrm{V}_{\mathrm{EE}}+1.2$ | V |  |
| 3 | T | Input High Voltage | All Inputs | $\mathrm{V}_{\mathrm{IH}}$ | 2.4 |  | 5.0 | V |  |
| 4 | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~L} \end{aligned}$ | Input Intermediate Voltage |  | $\mathrm{V}_{\text {IIC }}$ | 0.0 |  | 0.8 | V |  |
| 5 |  | Output Leakage Current (Tristate) | $\begin{aligned} & \hline \text { DSTo } \\ & \text { SD3-5 } \end{aligned}$ | $\mathrm{I}_{0 Z}$ |  | $\pm 0.1$ | 10.0 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | Output High Impedance |

[^0]
## MT8960/61/62/63/64/65/66/67 ISO²-CMOS $^{2}$

DC Electrical Characteristics (cont'd)

|  |  | Characteristics |  | Sym | Min | Typ* | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | $\begin{aligned} & \text { D } \\ & \text { I } \\ & \text { G } \\ & \text { I } \\ & \text { T } \\ & \text { A } \end{aligned}$ | Output Low | DSTo | $\mathrm{V}_{\text {OL }}$ |  |  | 0.4 | V | $\mathrm{I}_{\text {OUT }}=1.6 \mathrm{~mA}$ |
|  |  | Voltage | SD0-2 | $\mathrm{V}_{\mathrm{OL}}$ |  |  | 1.0 | V | $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ |
| 7 |  | Output High |  | $\mathrm{V}_{\mathrm{OH}}$ | 4.0 |  |  | V | $\mathrm{l}_{\text {OUT }}=-100 \mu \mathrm{~A}$ |
|  |  | Voltage | SD0-2 | $\mathrm{V}_{\mathrm{OH}}$ | 4.0 |  |  | V | $\mathrm{I}_{\text {OUt }}=-1 \mathrm{~mA}$ |
| 8 |  | Output Resistance | SD3-5 | $\mathrm{R}_{\text {OUT }}$ |  | 1.0 | 2.0 | K $\Omega$ | $\mathrm{V}_{\text {OUT }}=+1 \mathrm{~V}$ |
| 9 |  | Output Capacitance | DSTo | $\mathrm{C}_{\text {OUT }}$ |  | 4.0 |  | pF | Output High Impedance |
| 10 | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~N} \\ & \mathrm{~A} \\ & \mathrm{~L} \\ & \mathrm{O} \\ & \mathrm{G} \end{aligned}$ | Input Current | $V_{x}$ | $\mathrm{I}_{\mathrm{IN}}$ |  |  | 10.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{EE}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |
| 11 |  | Input Resistance | $\mathrm{V}_{\mathrm{x}}$ | $\mathrm{R}_{\text {IN }}$ |  | 10.0 |  | $\mathrm{M} \Omega$ |  |
| 12 |  | Input Capacitance | $V_{x}$ | $\mathrm{C}_{\text {IN }}$ |  | 30.0 |  | pF | $\mathrm{f}_{\mathrm{IN}}=0-4 \mathrm{kHz}$ |
| 13 |  | Input Offset Voltage | $V_{x}$ | $\mathrm{V}_{\text {OSIN }}$ |  | +1.0 |  | mV | See Note 2 |
| 14 |  | Output Resistance | $V_{R}$ | $\mathrm{R}_{\text {OUT }}$ |  |  | 100 | $\Omega$ |  |
| 15 |  | Output Offset Voltage | $V_{R}$ | $V_{\text {OSout }}$ |  |  | 100 | mV | Digital Input= +0 |

Note 2: $\mathrm{V}_{\text {OSIN }}$ specifies the DC component of the digitally encoded PCM word.
AC Electrical Characteristics - Voltages are with respect to GNDD unless otherwise stated.
$\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {Ref }}=2.5 \mathrm{~V} \pm 0.5 \%$, $\mathrm{GNDA}=\mathrm{GNDD}=0 \mathrm{~V}$, Clock Frequency $=2.048 \mathrm{MHz}$. Outputs unloaded unless otherwise specified.

|  |  | Characteristics |  | Sym | Min | Typ* | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\begin{aligned} & \mathrm{D} \\ & \mathrm{I} \\ & \mathrm{G} \\ & \mathrm{I} \\ & \mathrm{~T} \\ & \mathrm{~A} \\ & \mathrm{~L} \end{aligned}$ | Clock Frequency | C2i | $\mathrm{f}_{\mathrm{C}}$ | 2.046 | 2.048 | 2.05 | MHz | See Note 3 |
| 2 |  | Clock Rise Time | C2i | $\mathrm{t}_{\mathrm{CR}}$ |  |  | 50 | ns |  |
| 3 |  | Clock Fall Time | C2i | $\mathrm{t}_{\mathrm{CF}}$ |  |  | 50 | ns |  |
| 4 |  | Clock Duty Cycle | C2i |  | 40 | 50 | 60 | \% |  |
| 5 |  | Chip Enable Rise Time | F1i | $t_{\text {ER }}$ |  |  | 100 | ns |  |
| 6 |  | Chip Enable Fall Time | $\overline{\mathrm{F} 1}$ | $t_{\text {EF }}$ |  |  | 100 | ns |  |
| 7 |  | Chip Enable Setup Time |  | $t_{\text {ES }}$ | 50 |  |  | ns | See Note 4 |
| 8 |  | Chip Enable Hold Time | $\overline{\mathrm{F} 1}$ | $\mathrm{t}_{\text {EH }}$ | 25 |  |  | ns | See Note 4 |
| 9 |  | Output Rise Time | DSTo | $\mathrm{t}_{\text {OR }}$ |  |  | 100 | ns |  |
| 10 |  | Output Fall Time | DSTo | $\mathrm{t}_{\mathrm{OF}}$ |  |  | 100 | ns |  |
| 11 |  | Propagation Delay Clock to Output Enable | KSTo | $\begin{aligned} & \mathrm{t}_{\mathrm{PZLL}} \\ & \mathrm{t}_{\mathrm{PzH}} \end{aligned}$ |  |  | $\begin{aligned} & 122 \\ & 122 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{~K} \Omega$ to $\mathrm{V}_{\mathrm{Cc}}$ |
| 12 |  | Propagation Delay Clock to Output | DSTo | $t_{\text {PLL }}$ $\mathrm{t}_{\text {PHL }}$ |  |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |
| 13 |  | Input Rise Time | $\begin{aligned} & \text { CSTi } \\ & \text { DSTi } \end{aligned}$ | $\mathrm{t}_{\mathrm{IR}}$ |  |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |  |
| 14 |  | Input Fall Time | $\begin{aligned} & \text { CSTi } \\ & \text { DSTi } \end{aligned}$ | $\mathrm{t}_{\text {IF }}$ |  |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |  |
| 15 |  | Input Setup Time | $\begin{aligned} & \text { CSTi } \\ & \text { DSTi } \end{aligned}$ | $\begin{aligned} & \mathrm{t}_{\text {ISH }} \\ & \mathrm{t}_{\text {ISL }} \end{aligned}$ | $\begin{gathered} 25 \\ 0 \end{gathered}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |  |
| 16 |  | Input Hold Time | $\begin{aligned} & \text { CSTi } \\ & \text { DSTi } \end{aligned}$ | $\mathrm{t}_{\mathrm{H}}$ | $\begin{aligned} & 60 \\ & 60 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |  |

* Typical figures are at $25^{\circ} \mathrm{C}$ with nominal $\pm 5 \mathrm{~V}$ supplies. For design aid only: not guaranteed and not subject to production testing.


## AC Electrical Characteristics (cont'd)

|  |  | Characteristics |  | Sym | Min | Typ* | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 17 | $\begin{gathered} \mathrm{D} \\ \mathrm{I} \\ \mathrm{G} \\ \mathrm{I} \\ \mathrm{~T} \\ \mathrm{~A} \\ \mathrm{~L} \end{gathered}$ | Propagation Delay Clock to SD Output | SD | $t_{\text {PCS }}$ |  |  | 400 | ns | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |
| 18 |  | SD Output Fall Time | SD | $\mathrm{t}_{\text {SF }}$ |  |  | 200 | ns | $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ |
| 19 |  | SD Output Rise Time | SD | $t_{\text {SR }}$ |  |  | 400 | ns |  |
| 20 |  | Digital Loopback <br> Time DSTi to DSTo |  | $\mathrm{t}_{\mathrm{DL}}$ |  |  | 122 | ns |  |

(See Figures 9a, 9b, 9c)
Note 3: The filter characteristics are totally dependent upon the accuracy of the clock frequency providing $\overline{\mathrm{F} 1 \mathrm{i}}$ is synchronized to C2i. The A/D and D/A functions are unaffected by changes in clock frequency.

Note 4: This gives a 75 ns period, 50 ns before and 25 ns after the $50 \%$ point of C 2 i rising edge, when change in $\overline{\mathrm{F} 1 \mathrm{i}}$ will give an undetermined state to to the internally synchronized enable signal.

AC Electrical Characteristics - Transmit (A/D) Path - Voltages are with respect to GNDD unless otherwise stated. $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {Ref }}=2.5 \mathrm{~V} \pm 0.5 \%$, $\mathrm{GNDA}=\mathrm{GNDD}=0 \mathrm{~V}$, Clock Frequency $=2.048 \mathrm{MHz}$,
Filter Gain Setting $=0 \mathrm{~dB}$. Outputs unloaded unless otherwise specified.


* Typical figures are at $25^{\circ} \mathrm{C}$ with nominal $\pm 5 \mathrm{~V}$ supplies. For design aid only: not guaranteed and not subject to production testing.

Transmit (A/D) Path (cont'd)

|  |  | Characteristics |  | Sym | Min | Typ* | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Quantization <br> Distortion (cont'd) (See Figure 13) | CCITT G712 <br> (Method 2) AT\&T | $\mathrm{D}_{\text {Qx2 }}$ | $\begin{aligned} & 35.30 \\ & 29.30 \\ & 24.30 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | Sinusoidal Input Level: <br> 0 to -30 dBm 0 <br> -40 dBm0 <br> $-45 \mathrm{dBm} 0$ |
| 7 |  | Idle Channel <br> Noise | C-message | $\mathrm{N}_{\mathrm{CX}}$ |  |  | 18 | dBrnC0 | $\mu$-Law Only |
|  |  |  | Psophometric | $\mathrm{N}_{\mathrm{PX}}$ |  |  | -67 | dBm0p | CCITT G712 |
| 8 |  | Single Frequency Noise |  | $\mathrm{N}_{\text {SFX }}$ |  |  | -56 | dBm0 | CCITT G712 |
| 9 |  | Harmonic Distortion (2nd or 3rd Harmonic) |  |  |  |  | -46 | dB | Input Signal: <br> $0 \mathrm{dBm0}$ @ 1.02 kHz |
| 10 |  | Envelope Delay |  | $\mathrm{D}_{\mathrm{AX}}$ |  |  | 270 | $\mu \mathrm{S}$ | @ 1004 Hz |
| 11 |  | Envelope Delay <br> Variation With <br> Frequency | $\begin{aligned} & 1000-2600 \mathrm{~Hz} \\ & 600-3000 \mathrm{~Hz} \\ & 400-3200 \mathrm{~Hz} \end{aligned}$ | $\mathrm{D}_{\mathrm{DX}}$ |  | $\begin{array}{\|c\|} \hline 60 \\ 150 \\ 250 \\ \hline \end{array}$ |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~s} \end{aligned}$ | Input Signal: <br> 400-3200 Hz Sinewave <br> at $0 \mathrm{dBm0}$ |
| 12 | $\begin{aligned} & A \\ & N \end{aligned}$ | Intermodulation Distortion | $\begin{aligned} & \text { CCITT G712 } \\ & 50 / 60 \mathrm{~Hz} \end{aligned}$ | $\mathrm{IMD}_{\mathrm{X} 1}$ |  |  | -55 | dB | 50/60 Hz @ -23 dBm0 and any signal within $300-3400 \mathrm{~Hz}$ at -9 dBm 0 |
|  | $\begin{aligned} & \text { IV } \\ & \text { A } \\ & \text { L } \\ & \text { O} \end{aligned}$ |  | $\begin{aligned} & \text { CCITT G712 } \\ & \text { t tone } \end{aligned}$ | $\mathrm{IMD}_{\mathrm{X} 2}$ |  |  | -41 | dB | 740 Hz and 1255 Hz @ -4 to -21 dBm0. Equal Input Levels |
|  |  |  | AT\&T | $1 \mathrm{MD}_{\times 3}$ |  |  | -47 | dB | 2nd order products |
|  |  |  | 4 tone | $\mathrm{IMD}_{\mathrm{X4}}$ |  |  | -49 | dB | 3rd order products |
| 13 |  | Gain Relative to Gain @ 1004 Hz (See Figure 10) | $\begin{aligned} & \hline \leq 50 \mathrm{~Hz} \\ & 60 \mathrm{~Hz} \\ & 200 \mathrm{~Hz} \\ & 300-3000 \mathrm{~Hz} \\ & 3200 \mathrm{~Hz} \\ & 3300 \mathrm{~Hz} \\ & 3400 \mathrm{~Hz} \\ & 4000 \mathrm{~Hz} \\ & \geq 4600 \mathrm{~Hz} \end{aligned}$ | $\mathrm{G}_{\mathrm{RX}}$ | $\begin{gathered} -1.8 \\ -0.125 \\ -0.275 \\ -0.350 \\ -0.80 \end{gathered}$ |  | $\begin{gathered} -25 \\ -30 \\ 0.00 \\ 0.125 \\ 0.125 \\ 0.030 \\ -0.100 \\ -14 \\ -32 \end{gathered}$ | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB | 0 dBm0 Input Signal <br> Transmit <br> Filter <br> Response |
| 14 |  | Crosstalk D/A to |  | $\mathrm{CT}_{\text {RT }}$ |  |  | -70 | dB | $\begin{aligned} & 0 \mathrm{dBm0} 01.02 \mathrm{kHz} \\ & \text { in D/A } \end{aligned}$ |
| 15 |  | Power Supply Rejection | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{EE}} \end{aligned}$ | $\begin{aligned} & \mathrm{PSSR}_{1} \\ & \mathrm{PSSR}_{2} \end{aligned}$ | $\begin{aligned} & 33 \\ & 35 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ | Input $50 \mathrm{mV}_{\text {RMS }}$ at 1.02 kHz |
| 16 |  | Overload Distortio | on (See Fig.15) |  |  |  |  |  | Input frequency $=1.02 \mathrm{kHz}$ |

[^1]AC Electrical Characteristics - Receive (D/A) Path - Voltages are with respect to GNDD unless otherwise stated. $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {Ref }}=2.5 \mathrm{~V} \pm 0.5 \%$, GNDA $=\mathrm{GNDD}=0 \mathrm{~V}$, Clock Frequency $=2.048 \mathrm{MHz}$, Filter Gain Setting $=0 \mathrm{~dB}$. Outputs unloaded unless otherwise specified.


* Typical figures are at $25^{\circ} \mathrm{C}$ with nominal $\pm 5 \mathrm{~V}$ supplies. For design aid only: not guaranteed and not subject to production testing.

Receive (D/A) Path (cont'd)

|  |  | Characteristics |  | Sym | Min | Typ* | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11 |  | Envelope Delay |  | $\mathrm{D}_{\text {AR }}$ |  |  | 210 | $\mu \mathrm{S}$ | @ 1004 Hz |
| 12 |  | Envelope Delay <br> Variation with Frequency | $\begin{aligned} & -2600 \mathrm{~Hz} \\ & 3000 \mathrm{~Hz} \\ & 3200 \mathrm{~Hz} \end{aligned}$ | $\mathrm{D}_{\mathrm{DR}}$ |  | $\begin{gathered} 90 \\ 170 \\ 265 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ | Input Signal: 400-3200 Hz digital sinewave at $0 \mathrm{dBm0}$ |
| 13 | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~N} \\ & \mathrm{~A} \\ & \mathrm{~L} \\ & \mathrm{O} \end{aligned}$ | Gain Relative to Gain @ 1004 Hz (See Figure 11) | $\begin{aligned} & 00 \mathrm{~Hz} \\ & 0 \mathrm{~Hz} \\ & 0-3000 \mathrm{~Hz} \\ & 00 \mathrm{~Hz} \\ & 00 \mathrm{~Hz} \\ & 00 \mathrm{~Hz} \\ & 600 \mathrm{~Hz} \end{aligned}$ | $\mathrm{G}_{\mathrm{RR}}$ | $\begin{gathered} -0.5 \\ -0.125 \\ -0.350 \\ -0.80 \end{gathered}$ |  | $\begin{gathered} 0.125 \\ 0.125 \\ 0.125 \\ 0.030 \\ -0.100 \\ -14.0 \\ -28.0 \end{gathered}$ | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB | 0 dBm0 Input Signal <br> Receive <br> Filter <br> Response |
| 14 |  | Crosstalk A/D to |  | $\mathrm{CT}_{\text {TR }}$ |  |  | -70 | dB | $\begin{aligned} & 0 \mathrm{dBm0} @ 1.02 \mathrm{kHz} \\ & \text { in A/D } \end{aligned}$ |
| 15 |  | Power Supply Rejection | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{EE}} \end{aligned}$ | $\mathrm{PSRR}_{3}$ $\mathrm{PSRR}_{4}$ | $\begin{aligned} & 33 \\ & 35 \end{aligned}$ |  |  | dB <br> dB | Input $50 \mathrm{mV}_{\text {RMS }}$ at 1.02 kHz |
| 16 |  | Overload Distortion (See Fig. 15) |  |  |  |  |  |  | Input frequency $=1.02 \mathrm{kHz}$ |

* Typical figures are at $25^{\circ} \mathrm{C}$ with nominal $\pm 5 \mathrm{~V}$ supplies. For design aid only: not guaranteed and not subject to production testing. Note 7: $0 \mathrm{dBm} 0=1.185 \mathrm{~V}_{\mathrm{RMS}}$ for $\mu$-Law codec and $0 \mathrm{dBm0}=1.231 \mathrm{~V}_{\mathrm{RMS}}$ for A -Law codec.


Figure 9a - Timing Diagram - 125 $\mu$ s Frame Period


Figure 9b - Timing Diagram - Output Enable
Note: In typical applications, F1i will remain low for 8 cycles of C 2 i . However, the device will function normally as long as $\mathrm{t}_{\mathrm{ES}}$ and $t_{E H}$ are met at each positive edge of C2i.


Figure 9c - Timing Diagram - Input/Output


Figure 10-Attenuation vs Frequency for Transmit (A/D) Filter


Figure 11-Attenuation vs Frequency for Receive (D/A) Filter


5b. CCITT Method 2



Figure 13-Signal to Total Distortion Ratio vs Input Level


Figure 14 - Envelope Delay Variation Frequency


Figure 15-Overload Distortion (End-to-End)

## MT8960/61/62/63/64/65/66/67 ISO²-сMOS $^{2}$

NOTES:


[^0]:    Typical figures are at $25^{\circ} \mathrm{C}$ with nominal $\pm 5 \mathrm{~V}$ supplies. For design aid only: not guaranteed and not subject to production testing.

[^1]:    Typical figures are at $25^{\circ} \mathrm{C}$ with nominal $\pm 5 \mathrm{~V}$ supplies. For design aid only: not guaranteed and not subject to production testing.
    Note 6: $\quad 0 \mathrm{dBm} 0=1.185 \mathrm{~V}_{\text {RMS }}$ for the $\mu$-Law codec.
    $0 \mathrm{dBm} 0=1.231 \mathrm{~V}_{\mathrm{RMS}}^{\mathrm{RMS}}$ for the A-Law codec.

