

# NTE21256 262,144–Bit Dynamic Random Access Memory (DRAM)

# **Description:**

The NTE21256 is a 262,144 word by 1–bit dynamic Random Access Memory. This 5V–only component is fabricated with N–channel silicon gate technology.

Nine multiplexed address inputs permit the NTE21256 to be packaged in an industry standard 16–Lead DIP package. Features of this device include single power supply with  $\pm$ 10% tolerance, on-chip address, date registers which eliminate the need for interface registers, and fully TTL compatible inputs and outputs, including clocks.

In addition to the usual read, write, and read–modify–write cycles, the NTE21256 is capable of early and late write cycles, RAS–only refresh, and hidden refresh. Common I/O capability is given by using early write operation.

The NTE21256 also features page mode which allows high–speed random access of bits in the same row.

# Features:

- 262,144 x 1–Bit Organization
- Single +5V Supply, ±10% Tolerance
- Low Power Dissipation:
  - -385mW active (Max) -28mW standby (Max)
  - Access Time: 150ns
- Cvcle Time: 260ns
- All Inputs and Outputs TTL Compatible
- On-Chip Substrate Bias Generator
- Three–State Data Output
- Read, Write, Read–Modify–Write, RAS–Only–Refresh, Hidden Refresh
- Common I/O Capability using "Early Write" Operation
- Page Mode Read and Write, Read–Write
- 256 Refresh Cycles with 4ms Refresh Period

#### Absolute Maximum Ratings: (Note 1)

| Operating Temperature Range, Topr                                                                                                                                                                          | 0° to +70°C                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Storage Temperature Range, T <sub>stg</sub>                                                                                                                                                                | –65° to +150°C                                              |
| Voltage on any pin relative to V <sub>SS</sub>                                                                                                                                                             | –1 to +7V                                                   |
| Power Dissipation, P <sub>D</sub>                                                                                                                                                                          | 1W                                                          |
| Data Out Current (Short Circuit)                                                                                                                                                                           | 50mA                                                        |
| <ol> <li>Note 1. Stresses above those listed under "Absolute Maximum Ratings" may<br/>damage to the device. Exposure to absolute maximum rating conditions f<br/>may affect device reliability.</li> </ol> | <ul> <li>cause permanent<br/>or extended periods</li> </ul> |

# **Functional Description:**

#### **Device Initialization**

Since the NTE21256 is a dynamic RAM with a single +5V supply, no power sequencing is required. For power–up, an initial pause of 200 $\mu$ s is necessary for the internal bias generator to establish the proper substrate bias voltage. To initialize the nodes of the dynamic circuitry, a minimum of 8 active cycles of the Row Address Strobe (RAS) has to be performed. This is also necessary after an extended inactive state of greater than 4ms.

#### Addressing (A0–A8)

For selecting one of the 262,144 memory cells, a total of 18 address bits are required. First 8 Row Address bits are set up on pins A0 through A8 and latched into the row address latches by the Row Address Strobe (RAS). Then the 9 column address bits are set up on pins A0 through A8 and latched into the column address latches by the Column Address Strobe (CAS). All input addresses must be stable on the falling edges of RAS and CAS. It should be noted that RAS is similar to a Chip Enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the column decoder and the input and output buffers.

# Write Enable (WE)

The read or write mode is selected with the  $\overline{WE}$  input. A logic high (V<sub>IH</sub>) on  $\overline{WE}$  dictates read mode; logic low (V<sub>IL</sub>) dictates write mode. The data input is disabled when read mode is selected. When  $\overline{WE}$  goes low prior to  $\overline{CAS}$ , data output (DO) will remain in the high–impedance state for the entire cycle permitting common I/O operation.

#### Data Input (DI)

Data is written during a write or read–modify–write cycle. The falling edge of  $\overline{CAS}$  or  $\overline{WE}$  strobes data into the on–chip data latch. In an early write cycle,  $\overline{WE}$  is brought low prior to  $\overline{CAS}$  and the data is strobed in by  $\overline{CAS}$  with setup and hold times referenced to this signal.

# Data Output (DO)

The output is three–state TTL compatible with a fan–out of two standard TTL loads. Data Out has the same polarity as Data In. The output is in a high impedance state until CAS is brought low. In a read cycle or read–write cycle, the output is valid after  $t_{RAC}$  from transition of RAS when  $t_{RCD}$  (Min) is satisfied, or after  $t_{CAC}$  from transition of CAS when the transition occurs after  $t_{RCD}$  (Max). In an early write cycle, the output is always in the high impedance state. In a delayed write or read–modify–write cycle, the output will follow the sequence for the read cycle. With CAS going high the output returns to the high impedance state within  $t_{OFF}$ .

# **Hidden Refresh**

RAS–only refresh cycle may take place while maintaining valid output data. This feature is referred to as Hidden Refresh. Hidden Refresh is performed by holding CAS at V<sub>IL</sub> of a previous memory read cycle.

# **Refresh Cycle**

A refresh operation must be performed at least every 4ms to retain data. Since the output buffer is in the high impedance state unless  $\overline{CAS}$  is applied, the  $\overline{RAS}$ -only refresh sequence avoids any signal during refresh. Strobing each of the 256 row addresses (A0 through A7) with  $\overline{RAS}$ , causes all bits in each row to be refreshed.  $\overline{CAS}$  can remain high (inactive) for this refresh sequence to conserve power.

#### Page Mode

Page-mode operation allows effectively faster memory access by maintaining the row address and strobing random column addresses onto the chip. Thus, the time necessary to setup and strobe sequential row addresses for the same page is no longer required. The maximum number of columns that can be addressed in sequence is determined by  $t_{RAS}$ , the maximum RAS low pulse width.

#### **<u>DC Characteristics</u>**: (T<sub>A</sub> = 0° to +70°C, V<sub>SS</sub> = 0V, V<sub>CC</sub> = +5V $\pm$ 10% unless otherwise specified)

| Parameter                                                                | Symbol             | Test Conditions                                      | Min  | Тур | Max                | Unit |
|--------------------------------------------------------------------------|--------------------|------------------------------------------------------|------|-----|--------------------|------|
| Input High Voltage (All Inputs)                                          | V <sub>IH</sub>    | Notes 2, Note3                                       | 2.4  | _   | V <sub>CC</sub> +1 | V    |
| Input Low Voltage (All Inputs)                                           | V <sub>IL</sub>    | Notes 2, Note3                                       | -1.0 | _   | 0.8                | V    |
| Output High Voltage                                                      | V <sub>OH</sub>    | Note 4                                               | 2.4  | _   | _                  | V    |
| Output Low Voltage                                                       | V <sub>OL</sub>    | Note 5                                               | _    | _   | 0.4                | V    |
| Average V <sub>CC</sub> Supply Current                                   | I <sub>CC1</sub>   | t <sub>RC</sub> = 260ns, Note 6                      | _    | —   | 70                 | mA   |
| Standby $V_{CC}$ Supply Current                                          | I <sub>CC2</sub>   | Note 7                                               | _    | _   | 5                  | mA   |
| Average V <sub>CC</sub> Supply Current during<br>RAS–only refresh cycles | I <sub>CC3</sub>   | Note 6                                               | -    | -   | 65                 | mA   |
| Average V <sub>CC</sub> supply Current during<br>Page Mode               | I <sub>CC4</sub>   | Note 6                                               | -    | -   | 55                 | mA   |
| Input Leakage Current (Any Input)                                        | I <sub>I (L)</sub> |                                                      | -    | -   | 10                 | μΑ   |
| Output Leakage Current                                                   | I <sub>O (L)</sub> | $\overline{CAS}$ at Logic 1, $0 \le V$ out $\le 5.5$ | -    | -   | 10                 | μΑ   |
| Supply Voltage                                                           | V <sub>CC</sub>    | Note 2                                               | 4.5  | -   | 5.5                | V    |
|                                                                          | V <sub>SS</sub>    |                                                      | 0    | _   | 0                  | V    |

Note 2. All voltages referenced to V<sub>SS</sub>.

- Note 3. Overshooting and undershooting on input levels of +6.5V or -2V for a period 0f 30ns Max. will influence function and reliability of the device.
- Note 4.  $I_{OH} = 4mA$  and 100pf load.
- Note 5.  $I_{OL} = 4mA$  and 100pf load.
- Note 6. I<sub>CC</sub> depends on frequency of operation. Maximum current is measured at the fastest cycle rate.
- Note 7.  $\overline{RAS}$  and  $\overline{CAS}$  are both at V<sub>IH</sub>.

#### Capacitance: (Note 6)

| Parameter                                                            | Symbol          | Test Conditions | Min | Тур | Max | Unit |
|----------------------------------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| Input Capacitance (A0–A8, DI)                                        | C <sub>I1</sub> |                 | -   | _   | 6   | pF   |
| Input Capacitance (RAS, CAS, WE)                                     | C <sub>I2</sub> |                 | -   | _   | 7   | pF   |
| Output Capacitance (DO, $\overline{CAS} = V_{IH}$ to disable output) | Co              |                 | _   | _   | 7   | pF   |

Note 6. Effective capacitance calculated from the equation:

$$C = \frac{I \bullet \Delta t}{\Delta V}$$
 with  $\Delta V = 3V$  or measured with Boonton meter.

#### AC Test Conditions:

| Input Pulse Levels             | 0 to 3.0V                                    |
|--------------------------------|----------------------------------------------|
| Input Rise and Fall Times      | 5ns between 0.8 and 2.4V                     |
| Input Timing Reference Levels  | 0.8 to 2.4V                                  |
| Output Timing Reference Levels | 0.4 to 2.4V                                  |
| Output Load                    | equivelent to 2 standard TTL loads and 100pf |

| Parameter                                  | Symbol           | Test Conditions   | Min | Тур | Мах             | Unit |
|--------------------------------------------|------------------|-------------------|-----|-----|-----------------|------|
| Random Read or Write Cycle Time            | t <sub>RC</sub>  | Note 12           | 260 | —   | -               | ns   |
| Read–Modify–Write Cycle Time               | t <sub>RWC</sub> | Note 12           | 310 | _   | -               | ns   |
| Access Time from RAS                       | t <sub>RAC</sub> | Notes 13, Note 14 | -   | —   | 150             | ns   |
| Access Time from CAS                       | t <sub>CAC</sub> | Notes 13, Note 15 | -   | _   | 75              | ns   |
| RAS Pulse Width                            | t <sub>RAS</sub> |                   | 150 | _   | 10 <sup>4</sup> | ns   |
| CAS Pulse Width                            | t <sub>CAS</sub> |                   | 75  | —   | -               | ns   |
| Refresh Period                             | t <sub>REF</sub> |                   | -   | _   | 4               | ms   |
| RAS Precharge Time                         | t <sub>RP</sub>  |                   | 100 | _   | _               | ns   |
| CAS to RAS Precharge Time                  | t <sub>CRP</sub> |                   | 0   | _   | -               | ns   |
| RAS to CAS Delay Time                      | t <sub>RCD</sub> | Note 16           | 30  | _   | 75              | ns   |
| RAS Hold Time                              | t <sub>RSH</sub> |                   | 75  | _   | -               | ns   |
| CAS Hold Time                              | t <sub>CSH</sub> |                   | 150 | _   | -               | ns   |
| Row Address Setup Time                     | t <sub>ASR</sub> |                   | 0   | _   | _               | ns   |
| Row Address Hold Time                      | t <sub>RAH</sub> |                   | 20  | _   | _               | ns   |
| Column Address Setup Time                  | t <sub>ASC</sub> |                   | 0   | -   | -               | ns   |
| Column Address Hold Time                   | t <sub>CAH</sub> |                   | 30  | _   | -               | ns   |
| Column Address Hold Time referenced to RAS | t <sub>AR</sub>  | Note 17           | 105 | _   | _               | ns   |
| Transition Time (Rise and Fall)            | t <sub>T</sub>   | Note 9            | 3   | _   | 50              | ns   |
| Read Command Setup Time                    | t <sub>RCS</sub> |                   | 0   | _   | _               | ns   |
| Read Command Hold Time referenced to CAS   | t <sub>RCH</sub> | Note 18           | 0   | _   | _               | ns   |
| Read Command Hold Time referenced to RAS   | t <sub>RRH</sub> | Note 18           | 10  | -   | -               | ns   |
| Output Buffer Turn–Off Delay               | t <sub>OFF</sub> | Note 19           | 0   | —   | 40              | ns   |

# <u>AC Characteristics</u>: $(T_A = 0^\circ \text{ to } +70^\circ \text{C}, V_{CC} = 5\text{V} \pm 10\%, \text{ Note } 9, \text{ Note } 10, \text{ Note } 11 \text{ unless} \text{ otherwise specified})$

- Note 9.  $V_{IH}$  and  $V_{IL}$  are reference levels to measure timing of input signals. Also, transition times are measured between  $V_{IH}$  and  $V_{IL}$ .
- Note 10. An initial pause of 200µs is required after power–up followed by a minimum of eight initialization cycles prior to normal operation.
- Note 11. The time parameters specified here are valid for a transition time of  $t_T = 5$ ns for the input signals
- Note 12. The specification for  $t_{RC}$  (Min),  $t_{RWC}$  (Min), and page–mode cycle time ( $t_{PC}$ ) are only used to indicate cycle time at which proper operation over full temperature range ( $0^{\circ}C \le T_A \le +70^{\circ}C$ ) is assured.
- Note 13. Measured with a load equivalent to two TTL loads and 100pf.
- Note 14. Assumes that  $t_{RCD} \le t_{RCD}$  (Max). If  $t_{RCD}$  is greater than the maximum recommended value shown in this table,  $t_{RAC}$  will increase by the amount that  $t_{RCD}$  exceeds the value shown.
- Note 15. Assumes that  $t_{RCD} \leq t_{RCD}$  (Max).
- Note 16. Operation within the  $t_{RCD}$  (Max) limit ensures that  $t_{RAC}$  (Max) can be met.  $t_{RCD}$  (Max) is specified as a reference point only. If  $t_{RCD}$  is greater than the specified  $t_{RCD}$  (Max) limit, then access time is controlled exclusively by  $t_{CAC}$ .
- Note 17.  $t_{RCD} + t_{CAH} \ge t_{AR}$  Min,  $t_{RCD} + t_{DH} \ge t_{DHR}$  Min,  $t_{RCD} + t_{WCH} \ge t_{WCR}$  Min.
- Note 18. Either  $t_{RRH}$  or  $t_{RCH}$  must be satisfied for a read cycle.
- Note19. t<sub>OFF</sub> (Max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.

| $(T_A = 0^\circ \text{ to } +70^\circ \text{C}, V_{CC} = 5\text{V} \pm 10\%$ | , Note 9, Note 10, Note 11 |
|------------------------------------------------------------------------------|----------------------------|
| unless otherwise specified)                                                  |                            |

| Parameter                                 | Symbol            | Test Conditions | Min | Тур | Мах | Unit |
|-------------------------------------------|-------------------|-----------------|-----|-----|-----|------|
| Write Command Setup Time                  | t <sub>WCS</sub>  | Note 20         | 0   | -   | -   | ns   |
| Write Command Hold Time                   | t <sub>WCH</sub>  |                 | 45  | —   | —   | ns   |
| Write Command Hold Time referenced to RAS | t <sub>WCR</sub>  | Note 17         | 120 | —   | _   | ns   |
| Write Command Pulse Width                 | t <sub>WP</sub>   |                 | 45  | —   | _   | ns   |
| Write Command to RAS Lead Time            | t <sub>RWL</sub>  |                 | 45  | —   | _   | ns   |
| Write Command to CAS Lead Time            | t <sub>CWL</sub>  |                 | 45  | —   | _   | ns   |
| Data in Setup Time                        | t <sub>DS</sub>   | Note 21         | 0   | —   | _   | ns   |
| Data in Hold Time                         | t <sub>DH</sub>   | Note 21         | 45  | —   | _   | ns   |
| Data in Hold Time referenced to RAS       | t <sub>DHR</sub>  | Note 17         | 120 | _   | _   | ns   |
| CAS to WE Delay                           | t <sub>CWD</sub>  | Note 20         | 75  | —   | _   | ns   |
| RAS to WE Delay                           | t <sub>RWD</sub>  | Note 20         | 150 | —   | _   | ns   |
| RMW Cycle RAS Pulse Width                 | t <sub>RRW</sub>  |                 | 200 | _   | _   | ns   |
| RMW Cycle CAS Pulse Width                 | t <sub>CRW</sub>  |                 | 125 | —   | —   | ns   |
| Page Mode Cycle Time                      | t <sub>PC</sub>   | Note 12         | 145 | —   | _   | ns   |
| Page Mode Read–Write Cycle Time           | t <sub>PRWC</sub> |                 | 190 | _   | _   | ns   |
| Page Mode CAS Precharge Time              | t <sub>CP</sub>   |                 | 60  | —   | _   | ns   |

Note 9.  $V_{IH}$  and  $V_{IL}$  are reference levels to measure timing of input signals. Also, transition times are measured between  $V_{IH}$  and  $V_{IL}$ .

Note 10. An initial pause of 200µs is required after power–up followed by a minimum of eight initialization cycles prior to normal operation.

- Note 11. The time parameters specified here are valid for a transition time of  $t_T = 5$ ns for the input signals
- Note 12. The specification for  $t_{RC}$  (Min),  $t_{RWC}$  (Min), and page–mode cycle time ( $t_{PC}$ ) are only used to indicate cycle time at which proper operation over full temperature range (0°C  $\leq T_A \leq +70$ °C) is assured.
- Note 17.  $t_{RCD} + t_{CAH} \ge t_{AR}$  Min,  $t_{RCD} + t_{DH} \ge t_{DHR}$  Min,  $t_{RCD} + t_{WCH} \ge t_{WCR}$  Min.
- Note 20.  $t_{WCS}$ ,  $t_{CWD}$ , and  $t_{RWC}$  are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only: If  $t_{WCS} \ge t_{WCS}$  (Min), the cycle is an early write cycle and the Data Out will remain open circuit (high impedance) throughout the entire cycle; if  $t_{CWD} \ge t_{CWD}$  (Min) and  $t_{RWD} \ge t_{RWD}$  (Min) the cycle is a read–write cycle and the Data Out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied, the condition of the Data Out (at access time) is indeterminate.
- Note21. t<sub>DS</sub> and t<sub>DH</sub> are referenced to the leading edge of CAS in early write cycles, and to the leading edge of WE in delayed write of read–modify–write cycles.

