### intہ

### 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS

- High-Performance Embedded Architecture
  - 20 MIPS\* Burst Execution at 20 MHz 7.5 MIPS Sustained Execution
  - - at 20 MHz
- 512-Byte On-Chip Instruction Cache
  - Direct Mapped
  - Parallel Load/Decode for Uncached Instructions
- Multiple Register Sets
  - Sixteen Global 32-Bit Registers
  - Sixteen Local 32-Bit Registers
  - Four Local Register Sets Stored
  - **On-Chip**
  - **Register Scoreboarding**

- Pin Compatible with 80960SB
- **Built-in Interrupt Controller**  4 Direct Interrupt Pins
  - 31 Priority Levels, 256 Vectors
- Easy to Use, High Bandwidth 16-Bit Bus - 32 Mbytes/s Burst
  - Up to 16 Bytes Transferred per Burst
- 32-Bit Address Space, 4 Gigabytes
- 80-Lead Quad Flat Pack (EIAJ QFP) 84-Lead Plastic Leaded Chip Carrier (PLCC)
- Software Compatible with 80960KA/KB/CA/CF Processors

The 80960SA is a member of Intel's i960<sup>®</sup> 32-bit processor family, which is designed especially for low cost embedded applications. It includes a 512-byte instruction cache and a built-in interrupt controller. The 80960SA has a large register set, multiple parallel execution units and a 16-bit burst bus. Using advanced RISC technology, this high performance processor is capable of execution rates in excess of 7.5 million instructions per second<sup>\*</sup>. The 80960SA is well-suited for a wide range of cost sensitive embedded applications including non-impact printers, network adapters and I/O controllers.



Figure 1. The 80960SA Processor's Highly Parallel Architecture

Relative to Digital Equipment Corporation's VAX-11/780 at 1 MIPS (VAX-11™ is a trademark of Digital Equipment Corporation)

Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent licenses are implied. Information contained herein supersedes previously published specifications on these devices from Intel. © INTEL CORPORATION, 1993 Order Nur Order Number: 272206-002

### 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS

| CONTENTS                                | PAGE |
|-----------------------------------------|------|
| 1.0 THE i960 <sup>®</sup> PROCESSOR     | 1    |
| 1.1 Key Performance Features            |      |
| 1.1.1 Memory Space And Addressing Modes | 4    |
| 1.1.2 Data Types                        | 4    |
| 1.1.3 Large Register Set                | 4    |
| 1.1.4 Multiple Register Sets            | 5    |
| 1.1.5 Instruction Cache                 | 6    |
| 1.1.6 Register Scoreboarding            | 6    |
| 1.1.7 High Bandwidth Bus                | 6    |
| 1.1.8 Interrupt Handling                | 6    |
| 1.1.9 Debug Features                    | 6    |
| 1.1.10 Fault Detection                  | 7    |
| 1.1.11 Built-in Testability             |      |
| 1.1.12 CHMOS                            |      |
| 2.0 ELECTRICAL SPECIFICATIONS           |      |
| 2.1 Power and Grounding                 |      |
| 2.2 Power Decoupling Recommendations    |      |
| 2.3 Connection Recommendations          |      |
| 2.4 Characteristic Curves               |      |
| 2.5 Test Load Circuit                   |      |
| 2.6 ABSOLUTE MAXIMUM RATINGS*           |      |
| 2.7 DC Characteristics                  |      |
| 2.8 AC Specifications                   |      |
| 3.0 MECHANICAL DATA                     |      |
| 3.1 Packaging                           |      |
| 3.2 Pin Assignment                      |      |
| 3.3 Pinout                              |      |
| 3.4 Package Thermal Specifications      |      |
| 3.5 Stepping Register Information       |      |
| 4.0 WAVEFORMS                           | -    |
| 5.0 REVISION HISTORY                    | 34   |

# int<sub>el</sub>

| LIST OF FIG | GURES                                                                                                                               | PAGE |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------|------|
| Figure 1    | The 80960SA Processor's Highly Parallel Architecture                                                                                | 0    |
| Figure 2    | 80960SA Programming Environment                                                                                                     | 1    |
| Figure 3    | Instruction Formats                                                                                                                 | 4    |
| Figure 4    | Multiple Register Sets Are Stored On-Chip                                                                                           | 5    |
| Figure 5    | Connection Recommendation for LOCK                                                                                                  | 11   |
| Figure 6    | Typical Supply Current vs. Case Temperature                                                                                         | 12   |
| Figure 7    | Typical Current vs. Frequency (Room Temp)                                                                                           | 12   |
| Figure 8    | Typical Current vs. Frequency (Hot Temp)                                                                                            | 13   |
| Figure 9    | Capacitive Derating Curve                                                                                                           | 13   |
| Figure 10   | Test Load Circuit for Three-State Output Pins                                                                                       | 13   |
| Figure 11   | Drive Levels and Timing Relationships for 80960SA Signals                                                                           | 15   |
| Figure 12   | Processor Clock Pulse (CLK2)                                                                                                        | 19   |
| Figure 13   | RESET Signal Timing                                                                                                                 | 19   |
| Figure 14   | HOLD Timing                                                                                                                         | 20   |
| Figure 15   | 80-Lead EIAJ Quad Flat Pack (QFP) Package                                                                                           | 21   |
| Figure 16   | 84-Lead Plastic Leaded Chip Carrier (PLCC) Package                                                                                  | 22   |
| Figure 17   | Non-Burst Read and Write Transactions Without Wait States                                                                           | 28   |
| Figure 18   | Quad Word Burst Read Transaction With 1, 0, 0, 0, 0, 0, 0, 0, 0 Wait States                                                         | 29   |
| Figure 19   | Burst Write Transaction With 2, 1, 1, 1 Wait States (6-8 Bytes Transferred)                                                         | 30   |
| Figure 20   | Accesses Generated by Quad Word Read Bus Request,<br>Misaligned One Byte from Quad Word Boundary 1, 0, 0, 0, 0, 0, 0, 0 Wait States | 31   |
| Figure 21   | Interrupt Acknowledge Cycle                                                                                                         |      |
| Figure 22   | Cold Reset Waveform                                                                                                                 |      |
| 0           |                                                                                                                                     |      |
| LIST OF TA  |                                                                                                                                     | 0    |
| Table 1     | 80960SA Instruction Set                                                                                                             |      |
| Table 2     | Memory Addressing Modes                                                                                                             |      |
| Table 3     | 80960SA Pin Description: Bus Signals                                                                                                |      |
| Table 4     | 80960SA Pin Description: Support Signals                                                                                            |      |
| Table 5     | DC Characteristics                                                                                                                  |      |
| Table 6     | 80960SA AC Characteristics (10 MHz)                                                                                                 |      |
| Table 7     | 80960SA AC Characteristics (16 MHz)                                                                                                 |      |
| Table 8     | 80960SA AC Characteristics (20 MHz)                                                                                                 |      |
| Table 9     | 80960SA QFP Pinout — In Pin Order                                                                                                   |      |
| Table 10    | 80960SA QFP Pinout — In Signal Order                                                                                                |      |
| Table 11    | 80960SA PLCC Pinout — In Pin Order                                                                                                  |      |
| Table 12    | 80960SA PLCC Pinout — In Signal Order                                                                                               |      |
| Table 13    | 80960SA QFP Package Thermal Characteristics                                                                                         |      |
| Table 14    | 80960SA PLCC Package Thermal Characteristics                                                                                        |      |
| Table 15    | Die Stepping Cross Reference                                                                                                        | 21   |

#### 80960SA

### 1.0 THE i960<sup>®</sup> PROCESSOR

The 80960SA is a member of the 32-bit architecture from Intel known as the i960 processor family. These microprocessors were especially designed to serve the needs of embedded applications. The embedded market includes applications as diverse as industrial automation, avionics, image processing, graphics and networking. These types of applications require high integration, low power consumption, quick interrupt response times and high performance. Since time to market is critical, embedded microprocessors need to be easy to use in both hardware and software designs.

All members of the i960 processor family share a common core architecture which utilizes RISC technology so that, except for special functions, the family members are object-code compatible. Each new processor in the family adds its own special set of functions to the core to satisfy the needs of a specific application or range of applications in the embedded market.



Figure 2. 80960SA Programming Environment

#### 80960SA

#### 1.1 Key Performance Features

The 80960SA architecture is based on the most recent advances in microprocessor technology and is grounded in Intel's long experience in the design and manufacture of embedded microprocessors. Many features contribute to the 80960SA's exceptional performance:

- Large Register Set. Having a large number of registers reduces the number of times that a processor needs to access memory. Modern compilers can take advantage of this feature to optimize execution speed. For maximum flexibility, the 80960SA provides thirty-two 32-bit registers. (See Figure 2.)
- Fast Instruction Execution. Simple functions make up the bulk of instructions in most programs so that execution speed can be improved by ensuring that these core instructions are executed as quickly as possible. The most frequently executed instructions — such as register-register moves, add/subtract, logical operations and shifts — execute in one to two cycles. (Table 1 contains a list of instructions.)
- 3. Load/Store Architecture. One way to improve execution speed is to reduce the number of times that the processor must access memory to perform an operation. As with other processors based on RISC technology, the 80960SA has a Load/Store architecture. As such, only the LOAD and STORE instructions reference memory; all other instructions operate on registers. This type of architecture simplifies instruction decoding and is used in combination with other techniques to increase parallelism.
- 4. Simple Instruction Formats. All instructions in the 80960SA are 32 bits long and must be aligned on word boundaries. This alignment makes it possible to eliminate the instruction alignment stage in the pipeline. To simplify the instruction decoder, there are only five instruction formats; each instruction uses only one format. (See Figure 3.)

- 5. Overlapped Instruction Execution. Load operations allow execution of subsequent instructions to continue before the data has been returned from memory, so that these instructions can overlap the load. The 80960SA manages this process transparently to software through the use of a register score-board. Conditional instructions also make use of a scoreboard so that subsequent unrelated instructions may be executed while the conditional instruction is pending.
- 6. Integer Execution Optimization. When the result of an arithmetic execution is used as an operand in a subsequent calculation, the value is sent immediately to its destination register. At the same time, the value is put on a bypass path to the ALU, thereby saving the time that otherwise would be required to retrieve the value for the next operation.
- 7. Bandwidth Optimizations. The 80960SA gets optimal use of its memory bus bandwidth because the bus is tuned for use with the on-chip instruction cache: instruction cache line size matches the maximum burst size for instruction fetches. The 80960SA automatically fetches four words in a burst and stores them directly in the cache. Due to the size of the cache and the fact that it is continually filled in anticipation of needed instructions in the program flow, the 80960SA is relatively insensitive to memory wait states. The benefit is that the 80960SA delivers outstanding performance even with a low cost memory system.
- 8. **Cache Bypass.** If a cache miss occurs, the processor fetches the needed instruction then sends it on to the instruction decoder at the same time it updates the cache. Thus, no extra time is spent to load and read the cache.

### 80960SA

| Data Movement Arithmet |                               | Logical             | Bit and Bit Field  |
|------------------------|-------------------------------|---------------------|--------------------|
| Load                   | Add                           | And                 | Set Bit            |
| Store                  | Subtract                      | Not And             | Clear Bit          |
| Move                   | Multiply                      | And Not             | Not Bit            |
| Load Address           | Divide                        | Or                  | Check Bit          |
|                        | Remainder                     | Exclusive Or        | Alter Bit          |
|                        | Modulo                        | Not Or              | Scan For Bit       |
|                        | Shift                         | Or Not              | Scan Over Bit      |
|                        | Extended Multiply             | Nor                 | Extract            |
|                        | Extended Divide               | Exclusive Nor       | Modify             |
|                        |                               | Not                 |                    |
|                        |                               | Nand                |                    |
|                        |                               | Rotate              |                    |
| Comparison             | Branch                        | Call/Return         | Fault              |
| Compare                | Unconditional Branch          | Call                | Conditional Fault  |
| Conditional Compare    | Conditional Branch            | Call Extended       | Synchronize Faults |
| Compare and Increment  | Compare and Branch            | Call System         |                    |
| Compare and Decrement  |                               | Return              |                    |
|                        |                               | Branch and Link     |                    |
| Debug                  | Miscellaneous                 | Decimal             |                    |
| Modify Trace Controls  | Atomic Add                    | Move                |                    |
| Mark                   | Atomic Modify                 | Add with Carry      |                    |
| Force Mark             | Flush Local Registers         | Subtract with Carry |                    |
|                        | Modify Arithmetic<br>Controls |                     |                    |
|                        | Scan Byte for Equal           |                     |                    |
|                        | Test Condition Code           |                     |                    |
| Synchronous            |                               |                     |                    |
| Synchronous Load       |                               |                     |                    |
| Synchronous Move       |                               |                     |                    |

### Table 1. 80960SA Instruction Set

## intel



Figure 3. Instruction Formats

#### 1.1.1 Memory Space And Addressing Modes

The 80960SA offers a linear programming environment so that all programs running on the processor are contained in a single address space. Maximum address space size is 4 Gigabytes ( $2^{32}$  bytes).

For ease of use the 80960SA has a small number of addressing modes, but includes all those necessary to ensure efficient execution of high-level languages such as C. Table 2 lists the memory addressing modes.

Table 2. Memory Addressing Modes

- 12-Bit Offset
- 32-Bit Offset
- Register-Indirect
- Register + 12-Bit Offset
- Register + 32-Bit Offset
- Register + (Index-Register x Scale-Factor)
- Register x Scale Factor + 32-Bit Displacement
- Register + (Index-Register x Scale-Factor) + 32-Bit Displacement

Scale-Factor is 1, 2, 4, 8 or 16

#### 1.1.2 Data Types

The 80960SA recognizes the following data types:

Numeric:

- 8-, 16-, 32- and 64-bit ordinals
- 8-, 16-, 32- and 64-bit integers

Non-Numeric:

- Bit
- Bit Field
- Triple Word (96 bits)
- Quad-Word (128 bits)

#### 1.1.3 Large Register Set

The 80960SA programming environment includes a large number of registers. In fact, 32 registers are available at any time. The availability of this many registers greatly reduces the number of memory accesses required to perform algorithms, which leads to greater instruction processing speed.

There are two types of general-purpose register: local and global. The global registers consist of sixteen 32-bit registers (g0 though g15). These registers perform the same function as the general-

80960SA

purpose registers provided in other popular microprocessors. The term global refers to the fact that these registers retain their contents across procedure calls.

The local registers, on the other hand, are procedure specific. For each procedure call, the 80960SA allocates 16 local registers (r0 through r15). Each local register is 32 bits wide.

#### 1.1.4 Multiple Register Sets

To further increase the efficiency of the register set, multiple sets of local registers are stored on-chip (See Figure 4). This cache holds up to four local register frames, which means that up to three procedure calls can be made without having to access the procedure stack resident in memory. Although programs may have procedure calls nested many calls deep, a program typically oscillates back and forth between only two to three levels. As a result, with four stack frames in the cache, the probability of having a free frame available on the cache when a call is made is very high. In fact, runs of representative C-language programs show that 80% of the calls are handled without needing to access memory.

If four or more procedures are active and a new procedure is called, the 80960SA moves the oldest local register set in the stack-frame cache to a procedure stack in memory to make room for a new set of registers. Global register g15 is the frame pointer (FP) to the procedure stack.

Global registers are not exchanged on a procedure call, but retain their contents, making them available to all procedures for fast parameter passing.



Figure 4. Multiple Register Sets Are Stored On-Chip

#### 80960SA

#### 1.1.5 Instruction Cache

To further reduce memory accesses, the 80960SA includes a 512-byte on-chip instruction cache. The instruction cache is based on the concept of locality of reference; most programs are not usually executed in a steady stream but consist of many branches, loops and procedure calls that lead to jumping back and forth in the same small section of code. Thus, by maintaining a block of instructions in cache, the number of memory references required to read instructions into the processor is greatly reduced.

To load the instruction cache, instructions are fetched in 16-byte blocks; up to four instructions can be fetched at one time. An efficient prefetch algorithm increases the probability that an instruction will already be in the cache when it is needed.

Code for small loops often fits entirely within the cache, leading to a great increase in processing speed since further memory references might not be necessary until the program exits the loop. Similarly, when calling short procedures, the code for the calling procedure is likely to remain in the cache so it will be there on the procedure's return.

#### 1.1.6 Register Scoreboarding

The instruction decoder is optimized in several ways. One optimization method is the ability to overlap instructions by using register scoreboarding.

Register scoreboarding occurs when a LOAD moves a variable from memory into a register. When the instruction initiates, a scoreboard bit on the target register is set. Once the register is loaded, the bit is reset. In between, any reference to the register contents is accompanied by a test of the scoreboard bit to ensure that the load has completed before processing continues. Since the processor does not need to wait for the LOAD to complete, it can execute additional instructions placed between the LOAD and the instruction that uses the register contents, as shown in the following example:

> ld data\_2, r4 ld data\_2, r5 Unrelated instruction Unrelated instruction add r4, r5, r6

In essence, the two unrelated instructions between LOAD and ADD are executed "for free" (i.e., take no apparent time to execute) because they are executed while the register is being loaded. Up to three load instructions can be pending at one time with three corresponding scoreboard bits set. By exploiting this feature, system programmers and compiler writers have a useful tool for optimizing execution speed.

#### 1.1.7 High Bandwidth Bus

The 80960SA CPU resides on a high-bandwidth address/data bus. The bus provides a direct communication path between the processor and the memory and I/O subsystem interfaces. The processor uses the bus to fetch instructions, manipulate memory and respond to interrupts. Bus features include:

- 16-bit data path multiplexed onto the lower bits of the 32-bit address path
- Eight 16-bit half-word burst capability which allows transfers from 1 to 16 bytes at a time
- High bandwidth reads and writes with 32 Mbytes/s burst (at 20 MHz)

Table 3 defines bus signal names and functions; Table 4 defines other component-support signals such as interrupt lines.

#### 1.1.8 Interrupt Handling

The 80960SA can be interrupted in one of two ways: by the activation of one of four interrupt pins or by sending a message on the processor's data bus.

The 80960SA is unusual in that it automatically handles interrupts on a priority basis and can keep track of pending interrupts through its on-chip interrupt controller. Two of the interrupt pins can be configured to provide 8259A-style handshaking for expansion beyond four interrupt lines.

#### 1.1.9 Debug Features

The 80960SA has built-in debug capabilities. There are two types of breakpoints and six trace modes. Debug features are controlled by two internal 32-bit registers, the Process-Controls Word and the Trace-Controls Word. By setting bits in these control words, a software debug monitor can closely control how the processor responds during program execution.

The 80960SA provides two hardware breakpoint registers on-chip which, by using a special command, can be set to any value. When the instruction pointer matches either breakpoint register value, the breakpoint handling routine is automatically called.

The 80960SA also provides software breakpoints through the use of two instructions: MARK and FMARK. These can be placed at any point in a program and cause the processor to halt execution at that point and call the breakpoint handling routine. The breakpoint mechanism is easy to use and provides a powerful debugging tool.

Tracing is available for instructions (single step execution), calls and returns and branching. Each trace type may be enabled separately by a special debug instruction. In each case, the 80960SA executes the instruction first and then calls a trace handling routine (usually part of a software debug monitor). Further program execution is halted until the routine completes, at which time execution resumes at the next instruction. The 80960SA's tracing mechanisms, implemented completely in hardware, greatly simplify the task of software test and debug.

#### 1.1.10 Fault Detection

The 80960SA has an automatic mechanism to handle faults. Fault types include trace and arithmetic faults. When the processor detects a fault, it automatically calls the appropriate fault handling routine and saves the current instruction pointer and necessary state information to make efficient recovery possible. Like interrupt handling routines, fault handling routines are usually written to meet the needs of specific applications and are often included as part of the operating system or kernel. For each of the fault types, there are numerous subtypes that provide specific information about a fault. The fault handler can use this specific information to respond correctly to the fault.

#### 1.1.11 Built-in Testability

Upon reset, the 80960SA automatically conducts an exhaustive internal test of its major blocks of logic. Then, before executing its first instruction, it does a zero check sum on the first eight words in memory to ensure that the memory image was programmed correctly. If a problem is discovered at any point during the self-test, the 80960SA asserts its FAIL pin and will not begin program execution. Self test takes approximately 24,000 cycles to complete.

System manufacturers can use the 80960SA's selftest feature during incoming parts inspection. No special diagnostic programs need to be written. The test is both thorough and fast. The self-test capability helps ensure that defective parts are discovered before systems are shipped and, once in the field, the self-test makes it easier to distinguish between problems caused by processor failure and problems resulting from other causes.

#### 1.1.12 CHMOS

The 80960SA is fabricated using Intel's CHMOS IV (Complementary High Speed Metal Oxide Semiconductor) process. The 80960SA is available at 10 and 16 MHz in the QFP package and at 10, 16 and 20 MHz in the PLCC package.

### 80960SA

| NAME       | TYPE               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CLK2       | I                  | <b>SYSTEM CLOCK</b> provides the fundamental timing for 80960SA systems. It is divided by two inside the 80960SA to generate the internal processor clock.                                                                                                                                                                                                                                                                   |  |  |  |
| A31:16     | <b>0</b><br>T.S.   | <b>ADDRESS BUS</b> carries the upper 16 bits of the 32-bit physical address to memory. It is valid throughout the burst cycle; no latch is required.                                                                                                                                                                                                                                                                         |  |  |  |
| AD15:1, D0 | <b>I/O</b><br>T.S. | ADDRESS/DATA BUS carries the low order 32-bit addresses and 16-bit data to<br>and from memory. AD15:4 must be latched since the cycle following the address<br>cycle carries data on the bus.                                                                                                                                                                                                                                |  |  |  |
| A3:1       | O<br>T.S.          | ADDRESS BUS carries the word addresses of the 32-bit address to memory.<br>These three bits are incremented during a burst access indicating the next word<br>address of the burst access. Note that A3:1 are duplicated with AD3:1 during the<br>address cycle.                                                                                                                                                             |  |  |  |
| ALE        | <b>0</b><br>T.S.   | <b>ADDRESS LATCH ENABLE</b> indicates the transfer of a physical address. ALE is asserted during a $T_a$ cycle and deasserted before the beginning of the $T_d$ state. It is active HIGH and floats to a high impedance state during a hold cycle $(T_h)$ .                                                                                                                                                                  |  |  |  |
| AS         | <b>0</b><br>T.S.   | <b>ADDRESS STATUS</b> indicates an address state. $\overline{AS}$ is asserted every $T_a$ state and deasserted during the following $T_d$ state. $\overline{AS}$ is driven HIGH during reset.                                                                                                                                                                                                                                |  |  |  |
| W/R        | <b>0</b><br>T.S.   | <b>WRITE/READ</b> specifies, during a $T_a$ cycle, whether the operation is a write or read. It is latched on-chip and remains valid during $T_d$ cycles.                                                                                                                                                                                                                                                                    |  |  |  |
| DEN        | O<br>T.S.          | <b>DATA ENABLE</b> is asserted during $T_d$ cycles and indicates transfer of data on the AD lines. The AD lines should not be driven by an external source unless DEN is asserted. When DEN is asserted, outputs from the previous cycle are guaranteed to be three-stated. In addition, DEN deasserted indicates inputs have been captured; therefore input hold times can be disregarded. DEN is driven HIGH during reset. |  |  |  |
| DT/R       | O<br>T.S.          | <b>DATA TRANSMIT / RECEIVE</b> indicates the direction of data transfer to and from the bus. It is low during $T_a$ and $T_d$ cycles for a read or interrupt acknowledgment; it is high during $\underline{T}_a$ and $T_d$ cycles for a write. DT/R never changes state when DEN is asserted. DT/R is driven HIGH during reset.                                                                                              |  |  |  |
| READY      | I                  | <b>READY</b> indicates that data on AD lines can be sampled or removed. If $\overline{\text{READY}}$ is not asserted during a T <sub>d</sub> cycle, the T <sub>d</sub> cycle is extended to the next cycle by inserting a wait state (T <sub>w</sub> ).                                                                                                                                                                      |  |  |  |

### Table 3. 80960SA Pin Description: Bus Signals (Sheet 1 of 2)

I/O = Input/Output, O = Output, I = Input, O.D. = Open Drain, T.S. = Three-state

80960SA

### 80960SA

| Table 3. | 80960SA | Pin | Description: | Bus | Signals | (Sheet 2 of 2) |
|----------|---------|-----|--------------|-----|---------|----------------|
|          |         |     |              |     |         |                |

| NAME       | TYPE               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOCK       | <b>I/O</b><br>O.D. | BUS LOCK prevents bus masters from gaining control of the bus during<br>Read/Modify/Write (RMW) cycles. The processor or any bus agent may assert<br>LOCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                    | At the start of a RMW operation, the processor examines the $\overline{\text{LOCK}}$ pin. If the pin is already asserted, the processor <u>waits</u> until it is not asserted. If the pin is not asserted, the processor asserts $\overline{\text{LOCK}}$ during the T <sub>a</sub> cycle of the read transaction.                                                                                                                                                                                                                                                                                                                             |
|            |                    | The processor deasserts $\overline{\text{LOCK}}$ in the $T_a$ cycle of the write transaction. While $\overline{\text{LOCK}}$ is asserted, a bus agent can perform a normal read or write but not a RMW operation. The processor also asserts $\overline{\text{LOCK}}$ during interrupt-acknowledge transactions.                                                                                                                                                                                                                                                                                                                               |
|            |                    | Do not leave LOCK unconnected. It must be pulled high for the processor to function properly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|            |                    | <b>ONCE MODE</b> : The $\overline{\text{LOCK}}$ pin is sampled during reset. If it is asserted LOW at the end of reset, all outputs will be three-stated until the part is reset again. ONCE mode is used in conjunction with an in-circuit emulator.                                                                                                                                                                                                                                                                                                                                                                                          |
| BE1:0      | <b>0</b><br>T.S.   | BYTE ENABLE LINES specify which data bytes (up to two) on the bus take part in the current bus cycle. BE1 corresponds to AD15:8; BE0 corresponds to AD7:1, D0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|            |                    | The byte enable lines are asserted appropriately during each data cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            |                    | <b>INITIALIZATION FAILURE</b> indicates that the processor has failed to initialize correctly. The failure state is indicated by a combination of BLAST asserted and BE1:0 not asserted. This condition occurs after RESET is deasserted and before the first bus transaction begins. FAIL is asserted while the processor performs a self-test. If the self-test completes successfully, FAIL is deasserted. The processor then performs a zero checksum on the first eight words of memory, If it fails, FAIL is asserted for a second time and remains asserted; if it passes, system initialization continues and FAIL remains deasserted. |
| HOLD       | I                  | <b>HOLD</b> indicates a request from an external bus master to acquire the bus. When the processor receives HOLD and grants bus control to another master, it floats its three-state bus lines, then asserts HLDA and enters the $T_h$ state. When HOLD is deasserted, the processor deasserts HLDA and enters the $T_i$ or $T_a$ state.                                                                                                                                                                                                                                                                                                       |
| HLDA       | <b>0</b><br>T.S.   | <b>HOLD ACKNOWLEDGE</b> notifies an external bus master that the processor has relinquished control of the bus. This signal is always driven. At reset it is driven LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| BLAST/FAIL | <b>0</b><br>T.S.   | <b>BURST LAST</b> indicates the last data cycle ( $T_d$ ) of a burst access. It is asserted low during the last $T_d$ and associated with $T_w$ cycles in a burst access.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|            |                    | <b>INITIALIZATION FAILURE</b> indicates that the processor has failed to initialize correctly. The failure state is indicated by a combination of BLAST asserted and BE1:0 not asserted. This condition occurs after RESET is deasserted and before the first bus transaction begins. FAIL is asserted while the processor performs a self-test. If the self-test completes successfully, FAIL is deasserted. The processor then performs a zero checksum on the first eight words of memory, If it fails, FAIL is asserted for a second time and remains asserted; if it passes, system initialization continues and FAIL remains deasserted. |

I/O = Input/Output, O = Output, I = Input, O.D. = Open Drain, T.S. = Three-state

| NAME      | TYPE               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                   |                                          |                                        |                                                                        |  |
|-----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------|----------------------------------------|------------------------------------------------------------------------|--|
| RESET     | I                  | RESET of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | lears the proc                    | cessor's inter                           | nal logic an                           | d causes it to reinitialize.                                           |  |
|           |                    | During RESET assertion, the input pins are ignored (except for INTO, INT1, INT3, LOCK), the three-state output pins are placed in a HIGH impedance state (except for DT/R, DEN, and AS) and other output pins are placed in their non-asserted states.<br>RESET must be asserted for at least 41 CLK2 cycles for a predictable reset.<br>Optionally, for a synchronous reset, the LOW and HIGH transition of RESET should occur after the rising edge of both CLK2 and the external bus CLK and before the next rising edge of CLK2.                                                                              |                                   |                                          |                                        |                                                                        |  |
|           |                    | The inter<br>ization re<br>follow:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rupt pins indic<br>quires driving | ate th <u>e init</u> ial<br>only INT0 ar | liza <u>tion s</u> equ<br>nd INT3 to a | uence executed. Typical initial-<br>a HIGH state. The reset conditions |  |
|           |                    | INT0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | INT1                              | INT3                                     | LOCK                                   | Action Taken                                                           |  |
|           |                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | х                                 | 1                                        | 1                                      | Run self test (core initialization)                                    |  |
|           |                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                 | 1                                        | 1                                      | Disable self-test                                                      |  |
|           |                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                 | х                                        | х                                      | Reserved                                                               |  |
|           |                    | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | х                                 | 0                                        | х                                      | Reserved                                                               |  |
|           |                    | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Х                                 | Х                                        | 0                                      | ONCE mode (see LOCK pin)                                               |  |
| ΙΝΤΟ      | I                  | INTERRUPT 0 indicates a pending interrupt. To signal an interrupt in a synchronous system, this pin — as well as the other interrupt pins — must be enabled by being deasserted for at least one bus cycle and then asserted for at least one additional bus cycle. In an asynchronous system, the pin must remain deasserted for at least two system clock cycles and then asserted for at least two more system clock cycles. The interrupt control register must be programmed with an interrupt vector before using this pin.<br>INTO is sampled during reset to determine if the self-test sequence is to be |                                   |                                          |                                        |                                                                        |  |
| INT1      | I                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                   |                                          |                                        | upt signaling. INT1 is sampled nee is to be executed.                  |  |
| INT2/INTR | I                  | <b>INTERRUPT2/INTERRUPT REQUEST</b> : The interrupt control register determines how this pin is interpreted. If INT2, it has the same interpretation as the INT0 and INT1 pins. If INTR, it is used to receive an interrupt request from an external interrupt controller.                                                                                                                                                                                                                                                                                                                                        |                                   |                                          |                                        |                                                                        |  |
| INT3/INTA | <b>I/O</b><br>T.S. | <b>INTERRUPT3/INTERRUPT ACKNOWLEDGE</b> : The interrupt control register determines how this pin is interpreted. If INT3, it has the same interpretation as the INT0 and INT1 pins. If INTA, it is used as an output to control interrupt acknowledge transactions. The INTA output is latched on-chip and remains valid during T <sub>d</sub> cycles; as an output, it is open-drain. INT3 must be pulled HIGH during reset.                                                                                                                                                                                     |                                   |                                          |                                        |                                                                        |  |
| NC        | N/A                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NNECTED inc<br>ed NC; these       |                                          |                                        | e connected. Never connect any<br>r factory use.                       |  |

### Table 4. 80960SA Pin Description: Support Signals

I/O = Input/Output, O = Output, I = Input, O.D. = Open Drain, T.S. = Three-state

80960SA

### 2.0 ELECTRICAL SPECIFICATIONS

### 2.1 Power and Grounding

The 80960SA is implemented in CHMOS IV technology and therefore has modest power requirements. Its high clock frequency and numerous output buffers (address/data, control, error and arbitration signals) can cause power surges as multiple output buffers simultaneously drive new signal levels. For clean on-chip power distribution,  $V_{CC}$  and  $V_{SS}$  pins separately feed the device's functional units. Power and ground connections must be made to all 80960SA power and ground pins. On the circuit board, all  $V_{CC}$  pins must be strapped closely together, preferably on a power plane; all  $V_{SS}$  pins should be strapped together, preferably on a ground plane.

### 2.2 Power Decoupling Recommendations

Place a liberal amount of decoupling capacitance near the 80960SA. When driving the bus the processor can cause transient power surges, particularly when connected to a large capacitive load.

Low inductance capacitors and interconnects are recommended for best high frequency electrical performance. Inductance is reduced by shortening board traces between the processor and decoupling capacitors as much as possible.

### 2.3 Connection Recommendations

For reliable operation, always connect unused inputs to an appropriate signal level. In particular, if one or more interrupt lines are not used, they should be pulled up. No inputs should ever be left floating. The LOCK open-drain pin requires a pullup resistor whether or not the pin is used as an output. Figure 5 shows the recommended resistor value.

Do not connect external logic to pins marked NC.



#### 2.4 Characteristic Curves

Figure 6 shows typical supply current requirements over the operating temperature range of the processor at supply voltage ( $V_{CC}$ ) of 5V. Figure 7 shows the typical power supply current ( $I_{CC}$ ) that the 80960SA requires at various operating frequencies when measured at three input voltage ( $V_{CC}$ ) levels.

For a given output current ( $I_{OL}$ ) the curve in Figure 8 shows the worst case output low voltage ( $V_{OL}$ ). Figure 9 shows the typical capacitive derating curve for the 80960SA measured from 1.5V on the system clock (CLK) to 0.8V on the falling edge and 2.0V on the rising edge of the bus address/data (AD) signals.

### intel







Figure 7. Typical Current vs. Frequency (Room Temp)

### 80960SA



### 2.5 Test Load Circuit

Figure 10 illustrates the load circuit used to test the 80960SA's output pins.



Figure 10. Test Load Circuit for Three-State Output Pins

80960SA

#### 2.6 ABSOLUTE MAXIMUM RATINGS\*

| Parameter                  | Maximum Rating        |
|----------------------------|-----------------------|
| Operating Temperature (PL  | CC) 0°C to +85°C Case |
| Operating Temperature (QF  | P) 0°C to +100°C Case |
| Storage Temperature        | –65°C to +150°C       |
| Voltage on Any Pin (PLCC). | -0.5V to VCC +0.5V    |
| Voltage on Any Pin (QFP)   | -0.25V to VCC +0.25V  |
| Power Dissipation          | 1.9W (20 MHz)         |

### 2.7 DC Characteristics

80960SA (10 and 16 MHz QFP) 80960SA (10 and 16 MHz PLCC) 80960SA (20 MHz PLCC) **NOTICE**: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

$$\begin{split} T_{CASE} &= 0^{\circ}C \text{ to } + 100^{\circ}C, \ V_{CC} = 5V \pm 5\% \\ T_{CASE} &= 0^{\circ}C \text{ to } + 85^{\circ}C, \ V_{CC} = 5V \pm 10\% \\ T_{CASE} &= 0^{\circ}C \text{ to } + 85^{\circ}C, \ V_{CC} = 5V \pm 5\% \end{split}$$

| Symbol           | Parameter                                                                        | Min                 | Max                      | Units                | Notes                                                                        |
|------------------|----------------------------------------------------------------------------------|---------------------|--------------------------|----------------------|------------------------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage                                                                | -0.3                | +0.8                     | V                    |                                                                              |
| V <sub>IH</sub>  | Input High Voltage                                                               | 2.0                 | V <sub>CC</sub> + 0.3    | V                    |                                                                              |
| V <sub>CL</sub>  | CLK2 Input Low Voltage                                                           | -0.3                | +0.8                     | V                    |                                                                              |
| V <sub>CH</sub>  | CLK2 Input High Voltage                                                          | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.3    | V                    |                                                                              |
| V <sub>OL</sub>  | Output Low Voltage                                                               |                     | 0.45                     | V                    | I <sub>OL</sub> = 4.0 mA                                                     |
|                  |                                                                                  |                     | 0.45                     | V                    | $I_{OL} = 6 \text{ mA}, \overline{LOCK} \text{ Pin}$                         |
| V <sub>OH</sub>  | Output High Voltage                                                              | 2.4                 |                          | V                    | All TS, -2.5 mA (1)                                                          |
| I <sub>CC</sub>  | Power Supply Current:<br>10 MHz-QFP<br>10 MHz-PLCC<br>16 MHz-PLCC<br>20 MHz-PLCC |                     | 240<br>240<br>300<br>340 | mA<br>mA<br>mA<br>mA | $T_{CASE} = 0°C$<br>$T_{CASE} = 0°C$<br>$T_{CASE} = 0°C$<br>$T_{CASE} = 0°C$ |
| I <sub>LI1</sub> | Input Leakage Current,<br>Except INT0, LOCK                                      |                     | ±15                      | μA                   | $0 \le V_{IN} \le V_{CC}$                                                    |
| I <sub>LI2</sub> | Input Leakage Current,<br>INT0, LOCK                                             |                     | -300                     | μA                   | V <sub>IN</sub> = 0.45V (2)                                                  |
| I <sub>OL</sub>  | Output Leakage Current                                                           |                     | ±15                      | μA                   |                                                                              |
| C <sub>IN</sub>  | Input Capacitance                                                                |                     | 10                       | pF                   | f <sub>C</sub> = 1 MHz (3)                                                   |
| Co               | Output Capacitance                                                               |                     | 12                       | pF                   | f <sub>C</sub> = 1 MHz (3)                                                   |
| C <sub>CLK</sub> | Clock Capacitance                                                                |                     | 10                       | pF                   | f <sub>C</sub> = 1 MHz (3)                                                   |

### Table 5. DC Characteristics

NOTES:

1. Not measured for open-drain output.

2. INTO and LOCK have internal pullup devices.

3. Input, output and clock capacitance are not tested.

### 80960SA

### 2.8 AC Specifications

This section describes the AC specifications for the 80960SA pins. All input and output timings are specified relative to the 1.5V level of the rising edge of CLK2 and refer to the time at which the signal

crosses 1.5V (for output delay and input setup). All AC testing should be done with input voltages of 0.4V and 2.4V, except for the clock (CLK2) which should be tested with input voltages of 0.45V and 0.7 x  $V_{CC}$ . See Figure 11 and Tables 6, 7 and 8 for timing relationships for the 80960SA signals.



Figure 11. Drive Levels and Timing Relationships for 80960SA Signals

### intel

| Symbol           | Parameter                        | Min                 | Max | Units | Notes                                     |  |  |  |  |
|------------------|----------------------------------|---------------------|-----|-------|-------------------------------------------|--|--|--|--|
| Input Clo        | Input Clock                      |                     |     |       |                                           |  |  |  |  |
| T <sub>1</sub>   | Processor Clock Period (CLK2)    | 50                  | 125 | ns    | V <sub>IN</sub> = 1.5V                    |  |  |  |  |
| T <sub>2</sub>   | Processor Clock Low Time (CLK2)  | 8                   |     | ns    | V <sub>T</sub> = 10% Point                |  |  |  |  |
|                  |                                  |                     |     |       | $= V_{CL} + (V_{CH} - V_{CL}) \times 0.1$ |  |  |  |  |
| T <sub>3</sub>   | Processor Clock High Time        | 8                   |     | ns    | $V_T = 90\%$ Point                        |  |  |  |  |
|                  | (CLK2)                           |                     |     |       | $= V_{CL} + (V_{CH} - V_{CL}) \times 0.9$ |  |  |  |  |
| Τ <sub>4</sub>   | Processor Clock Fall Time (CLK2) |                     | 10  | ns    | $V_{T}$ = 90% to 10% Point (1)            |  |  |  |  |
| T <sub>5</sub>   | Processor Clock Rise Time (CLK2) |                     | 10  | ns    | $V_{T}$ = 10% to 90% Point (1)            |  |  |  |  |
| Synchror         | ious Outputs                     |                     |     |       |                                           |  |  |  |  |
| T <sub>6</sub>   | Output Valid Delay               | 2                   | 31  | ns    |                                           |  |  |  |  |
| T <sub>6AS</sub> | AS Output Valid Delay            | 2                   | 25  | ns    |                                           |  |  |  |  |
| T <sub>7</sub>   | ALE Width                        | T <sub>1</sub> - 11 |     | ns    |                                           |  |  |  |  |
| T <sub>8</sub>   | ALE Output Valid Delay           | 4                   | 33  | ns    |                                           |  |  |  |  |
| T <sub>9</sub>   | Output Float Delay               | 2                   | 20  | ns    | (2)                                       |  |  |  |  |
| Synchron         | nous Inputs                      |                     |     |       |                                           |  |  |  |  |
| T <sub>10</sub>  | Input Setup 1                    | 10                  |     | ns    |                                           |  |  |  |  |
| T <sub>11</sub>  | Input Hold                       | 2                   |     | ns    |                                           |  |  |  |  |
| T <sub>12</sub>  | Input Setup 2                    | 13                  |     | ns    |                                           |  |  |  |  |
| T <sub>13</sub>  | Setup to ALE Inactive            | 10                  |     | ns    |                                           |  |  |  |  |
| T <sub>14</sub>  | Hold after ALE Inactive          | 8                   |     | ns    |                                           |  |  |  |  |
| T <sub>15</sub>  | RESET Hold                       | 3                   |     | ns    | (3)                                       |  |  |  |  |
| T <sub>16</sub>  | RESET Setup                      | 5                   |     | ns    | (3)                                       |  |  |  |  |
| T <sub>17</sub>  | RESET Width                      | 2050                |     | ns    | 41 CLK2 Periods Minimum                   |  |  |  |  |

#### Table 6. 80960SA AC Characteristics (10 MHz)

NOTES:

1. Processor clock (CLK2) rise time and fall time are not tested.

 A float condition occurs when the maximum output current becomes less than I<sub>LO</sub>. Float delay is not tested, but should be no longer than the valid delay.

Meeting RESET setup and hold times is an optional method of synchronizing your clocks. If you decide to use an asynchronous reset, synchronizing the clock can be accomplished by using AS.

### 80960SA

| Symbol           | Parameter                        | Min                 | Max | Units | Notes                                     |  |  |  |  |
|------------------|----------------------------------|---------------------|-----|-------|-------------------------------------------|--|--|--|--|
| Input Clo        | Input Clock                      |                     |     |       |                                           |  |  |  |  |
| T <sub>1</sub>   | Processor Clock Period (CLK2)    | 31.25               | 125 | ns    | V <sub>IN</sub> = 1.5V                    |  |  |  |  |
| T <sub>2</sub>   | Processor Clock Low Time (CLK2)  | 8                   |     | ns    | $V_T = 10\%$ Point                        |  |  |  |  |
|                  |                                  |                     |     |       | $= V_{CL} + (V_{CH} - V_{CL}) \times 0.1$ |  |  |  |  |
| T <sub>3</sub>   | Processor Clock High Time        | 8                   |     | ns    | $V_T = 90\%$ Point                        |  |  |  |  |
|                  | (CLK2)                           |                     |     |       | $= V_{CL} + (V_{CH} - V_{CL}) \times 0.9$ |  |  |  |  |
| Τ <sub>4</sub>   | Processor Clock Fall Time (CLK2) |                     | 10  | ns    | $V_{T} = 90\%$ to 10% Point (1)           |  |  |  |  |
| Т <sub>5</sub>   | Processor Clock Rise Time (CLK2) |                     | 10  | ns    | $V_{T} = 10\%$ to 90% Point (1)           |  |  |  |  |
| Synchron         | ous Outputs                      |                     |     |       |                                           |  |  |  |  |
| Т <sub>6</sub>   | Output Valid Delay               | 2                   | 25  | ns    |                                           |  |  |  |  |
| T <sub>6AS</sub> | AS Output Valid Delay            | 2                   | 21  | ns    |                                           |  |  |  |  |
| T <sub>7</sub>   | ALE Width                        | T <sub>1</sub> - 11 |     | ns    |                                           |  |  |  |  |
| T <sub>8</sub>   | ALE Output Valid Delay           | 2                   | 22  | ns    |                                           |  |  |  |  |
| Т9               | Output Float Delay               | 2                   | 20  | ns    | (2)                                       |  |  |  |  |
| Synchron         | ous Inputs                       |                     |     |       |                                           |  |  |  |  |
| T <sub>10</sub>  | Input Setup 1                    | 10                  |     | ns    |                                           |  |  |  |  |
| T <sub>11</sub>  | Input Hold                       | 2                   |     | ns    |                                           |  |  |  |  |
| T <sub>12</sub>  | Input Setup 2                    | 13                  |     | ns    |                                           |  |  |  |  |
| T <sub>13</sub>  | Setup to ALE Inactive            | 10                  |     | ns    |                                           |  |  |  |  |
| T <sub>14</sub>  | Hold after ALE Inactive          | 8                   |     | ns    |                                           |  |  |  |  |
| T <sub>15</sub>  | RESET Hold                       | 3                   |     | ns    | (3)                                       |  |  |  |  |
| T <sub>16</sub>  | RESET Setup                      | 5                   |     | ns    | (3)                                       |  |  |  |  |
| T <sub>17</sub>  | RESET Width                      | 1281                |     | ns    | 41 CLK2 Periods Minimum                   |  |  |  |  |

#### Table 7. 80960SA AC Characteristics (16 MHz)

NOTES:

1. Processor clock (CLK2) rise time and fall time are not tested.

A float condition occurs when the maximum output current becomes less than I<sub>LO</sub>. Float delay is not tested, but should be no longer than the valid delay.
Meeting RESET setup and hold times is an optional method of synchronizing your clocks. If you decide to use an asynchronous reset, synchronizing the clock can be accomplished by using AS.

### intel

| Symbol           | Parameter                        | Min                 | Max | Units | Notes                                     |
|------------------|----------------------------------|---------------------|-----|-------|-------------------------------------------|
| Input Clo        | ck                               |                     |     |       |                                           |
| T <sub>1</sub>   | Processor Clock Period (CLK2)    | 25                  | 125 | ns    | V <sub>IN</sub> = 1.5V                    |
| T <sub>2</sub>   | Processor Clock Low Time (CLK2)  | 6                   |     | ns    | $V_{T} = 10\%$ Point                      |
|                  |                                  |                     |     |       | $= V_{CL} + (V_{CH} - V_{CL}) \times 0.1$ |
| T <sub>3</sub>   | Processor Clock High Time (CLK2) | 6                   |     | ns    | $V_{T} = 90\%$ Point                      |
|                  |                                  |                     |     |       | $= V_{CL} + (V_{CH} - V_{CL}) \times 0.9$ |
| T <sub>4</sub>   | Processor Clock Fall Time (CLK2) |                     | 10  | ns    | $V_{T}$ = 90% to 10% Point (1)            |
| T <sub>5</sub>   | Processor Clock Rise Time (CLK2) |                     | 10  | ns    | $V_{T}$ = 10% to 90% Point (1)            |
| Synchron         | ous Outputs                      |                     |     |       |                                           |
| T <sub>6</sub>   | Output Valid Delay               | 2                   | 20  | ns    |                                           |
| T <sub>6AS</sub> | AS Output Valid Delay            | 2                   | 20  | ns    |                                           |
| T <sub>7</sub>   | ALE Width                        | T <sub>1</sub> - 11 |     | ns    |                                           |
| T <sub>8</sub>   | ALE Output Valid Delay           | 2                   | 18  | ns    |                                           |
| T <sub>9</sub>   | Output Float Delay               | 2                   | 17  | ns    | (2)                                       |
| Synchron         | ous Inputs                       |                     |     |       |                                           |
| T <sub>10</sub>  | Input Setup 1                    | 7                   |     | ns    |                                           |
| T <sub>11</sub>  | Input Hold                       | 2                   |     | ns    |                                           |
| T <sub>12</sub>  | Input Setup 2                    | 13                  |     | ns    |                                           |
| T <sub>13</sub>  | Setup to ALE Inactive            | 10                  |     | ns    |                                           |
| T <sub>14</sub>  | Hold after ALE Inactive          | 8                   |     | ns    |                                           |
| T <sub>15</sub>  | RESET Hold                       | 3                   |     | ns    | (3)                                       |
| T <sub>16</sub>  | RESET Setup                      | 5                   |     | ns    | (3)                                       |
| T <sub>17</sub>  | RESET Width                      | 1025                |     | ns    | 41 CLK2 Periods Minimum                   |

#### Table 8. 80960SA AC Characteristics (20 MHz)

NOTES:

1. Processor clock (CLK2) rise time and fall time are not tested.

 A float condition occurs when the maximum output current becomes less than I<sub>LO</sub>. Float delay is not tested, but should be no longer than the valid delay.

Meeting RESET setup and hold times is an optional method of synchronizing your clocks. If you decide to use an asynchronous reset, synchronizing the clock can be accomplished by using AS.

80960SA



Figure 12. Processor Clock Pulse (CLK2)



Figure 13. RESET Signal Timing

# int<sub>el</sub>



Figure 14. HOLD Timing

#### 80960SA

### 3.0 MECHANICAL DATA

### 3.1 Packaging

The 80960SA is available in two package types:

- 80-lead quad flat pack (EIAJ QFP). Shown in Figure 15.
- 84-lead plastic leaded chip carrier (PLCC). Shown in Figure 16.

Dimensions for both package types are given in the Intel *Packaging* handbook (Order #240800).

#### 3.2 Pin Assignment

The QFP and PLCC have different pin assignments. The QFP pins are numbered in order from 1 to 80 around the package perimeter. The PLCC pins are numbered in order from 1 to 84 around the package perimeter. Tables 9 and 10 list the function of each QFP pin; Tables 11 and 12 list the function of each PLCC pin.

 $\rm V_{CC}$  and GND connections must be made to multiple  $\rm V_{CC}$  and GND pins. Each  $\rm V_{CC}$  and GND pin must be connected to the appropriate voltage or ground and externally strapped close to the package. It is recommended that you include separate power and ground planes in your circuit board for power distribution.

Pins identified as NC (No Connect) should never be connected.





#### READY A30 ALE A27 NC V<sub>CC</sub> A28 A29 A31 V<sub>SS</sub> NC Vcc A25 A26 V<sub>SS</sub> A22 A23 A24 Vss A21 Ĩ 75 74 84 83 82 81 80 79 78 77 76 11 12 10 9 6 5 3 2 8 4 1 - V<sub>SS</sub> A20 • 13 - V<sub>CC</sub> A19 73 14 72 - V<sub>SS</sub> A18 \_ V<sub>cc</sub> 15 71 A17 A16 16 70 BLAST 17 69 $V_{CC}$ DT/R $\rm V_{SS}$ 18 68 19 67 DEN AD15 AD14 20 66 W/R N80960SA-20 $V_{\text{CC}}$ 21 65 - NC XXXXXXXX 22 64 HOLD $V_{SS}$ XXXXXX NC 23 63 - V<sub>SS</sub> XXXXXX AD13 24 62 - V<sub>CC</sub> 25 - HLDA AD12 61 AD11 26 - INT3/INTA 60 27 - INT2/INTR AD10 -59 28 58 - INT1 AD9 - INTO AD8 29 57 30 RESET AD7 56 55 31 - CLK2 V<sub>CC</sub> . 32 54 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 $\mathsf{V}_{\mathsf{SS}}$ • V<sub>SS</sub> I I l l I l

intel

Figure 16. 84-Lead Plastic Leaded Chip Carrier (PLCC) Package

V<sub>cc</sub> V<sub>ss</sub> AD6 AD5 AD4 AD3 AD2

### 80960SA

### 3.3 Pinout

| Pin | Signal          | Pin | Signal          | Pin | Signal          | Pin | Signal          |
|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|
| 1   | A22             | 21  | V <sub>CC</sub> | 41  | BE0             | 61  | V <sub>CC</sub> |
| 2   | A21             | 22  | V <sub>SS</sub> | 42  | V <sub>CC</sub> | 62  | V <sub>SS</sub> |
| 3   | A20             | 23  | V <sub>CC</sub> | 43  | V <sub>SS</sub> | 63  | NC              |
| 4   | A19             | 24  | V <sub>SS</sub> | 44  | CLK2            | 64  | AS              |
| 5   | A18             | 25  | AD6             | 45  | RESET           | 65  | V <sub>SS</sub> |
| 6   | A17             | 26  | AD5             | 46  | INT0            | 66  | ALE             |
| 7   | A16             | 27  | AD4             | 47  | INT1            | 67  | READY           |
| 8   | V <sub>CC</sub> | 28  | AD3             | 48  | INT2/INTR       | 68  | A31             |
| 9   | V <sub>SS</sub> | 29  | AD2             | 49  | INT3/INTA       | 69  | A30             |
| 10  | AD15            | 30  | AD1             | 50  | HLDA            | 70  | A29             |
| 11  | AD14            | 31  | D0              | 51  | V <sub>CC</sub> | 71  | A28             |
| 12  | V <sub>CC</sub> | 32  | V <sub>SS</sub> | 52  | V <sub>SS</sub> | 72  | V <sub>SS</sub> |
| 13  | V <sub>SS</sub> | 33  | V <sub>CC</sub> | 53  | HOLD            | 73  | V <sub>cc</sub> |
| 14  | AD13            | 34  | A3              | 54  | W/R             | 74  | A27             |
| 15  | AD12            | 35  | A2              | 55  | DEN             | 75  | A26             |
| 16  | AD11            | 36  | V <sub>CC</sub> | 56  | DT/R            | 76  | A25             |
| 17  | AD10            | 37  | V <sub>SS</sub> | 57  | BLAST           | 77  | V <sub>CC</sub> |
| 18  | AD9             | 38  | A1              | 58  | LOCK            | 78  | V <sub>SS</sub> |
| 19  | AD8             | 39  | NC              | 59  | V <sub>CC</sub> | 79  | A24             |
| 20  | AD7             | 40  | BE1             | 60  | V <sub>SS</sub> | 80  | A23             |

### Table 9. 80960SA QFP Pinout — In Pin Order

NOTES: Do not connect any external logic to any pins marked NC.

### intel

| Signal | Pin | Signal | Pin | Signal          | Pin | Signal          | Pin |
|--------|-----|--------|-----|-----------------|-----|-----------------|-----|
| A1     | 38  | A18    | 5   | D0              | 31  | V <sub>CC</sub> | 51  |
| A2     | 35  | A19    | 4   | DEN             | 55  | V <sub>CC</sub> | 59  |
| A3     | 34  | A20    | 3   | DT/R            | 56  | V <sub>CC</sub> | 61  |
| AD1    | 30  | A21    | 2   | HLDA            | 50  | V <sub>CC</sub> | 73  |
| AD2    | 29  | A22    | 1   | HOLD            | 53  | V <sub>CC</sub> | 77  |
| AD3    | 28  | A23    | 80  | INT0            | 46  | V <sub>CC</sub> | 8   |
| AD4    | 27  | A24    | 79  | INT1            | 47  | V <sub>SS</sub> | 13  |
| AD5    | 26  | A25    | 76  | INT2/INTR       | 48  | V <sub>SS</sub> | 22  |
| AD6    | 25  | A26    | 75  | INT3/INTA       | 49  | V <sub>SS</sub> | 24  |
| AD7    | 20  | A27    | 74  | LOCK            | 58  | V <sub>SS</sub> | 32  |
| AD8    | 19  | A28    | 71  | NC              | 39  | V <sub>SS</sub> | 37  |
| AD9    | 18  | A29    | 70  | NC              | 63  | V <sub>SS</sub> | 43  |
| AD10   | 17  | A30    | 69  | READY           | 67  | V <sub>SS</sub> | 52  |
| AD11   | 16  | A31    | 68  | RESET           | 45  | V <sub>SS</sub> | 60  |
| AD12   | 15  | ALE    | 66  | V <sub>CC</sub> | 12  | V <sub>SS</sub> | 62  |
| AD13   | 14  | AS     | 64  | V <sub>CC</sub> | 21  | V <sub>SS</sub> | 72  |
| AD14   | 11  | BE0    | 41  | V <sub>CC</sub> | 23  | V <sub>SS</sub> | 78  |
| AD15   | 10  | BE1    | 40  | V <sub>CC</sub> | 33  | V <sub>SS</sub> | 9   |
| A16    | 7   | BLAST  | 57  | V <sub>CC</sub> | 36  | V <sub>SS</sub> | 65  |
| A17    | 6   | CLK2   | 44  | V <sub>CC</sub> | 42  | W/R             | 54  |

### Table 10. 80960SA QFP Pinout — In Signal Order

NOTES: Do not connect any external logic to any pins marked N.C.

### 80960SA

| Pin | Signal          | Pin | Signal          | Pin | Signal          | Pin | Signal          |
|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|
| 1   | V <sub>CC</sub> | 22  | V <sub>SS</sub> | 43  | V <sub>SS</sub> | 64  | HOLD            |
| 2   | NC              | 23  | NC              | 44  | V <sub>CC</sub> | 65  | NC              |
| 3   | A27             | 24  | AD13            | 45  | A3              | 66  | W/R             |
| 4   | A26             | 25  | AD12            | 46  | A2              | 67  | DEN             |
| 5   | A25             | 26  | AD11            | 47  | V <sub>CC</sub> | 68  | DT/R            |
| 6   | V <sub>CC</sub> | 27  | AD10            | 48  | V <sub>SS</sub> | 69  | BLAST           |
| 7   | V <sub>SS</sub> | 28  | AD9             | 49  | A1              | 70  | LOCK            |
| 8   | A24             | 29  | AD8             | 50  | NC              | 71  | V <sub>CC</sub> |
| 9   | A23             | 30  | AD7             | 51  | BE1             | 72  | V <sub>SS</sub> |
| 10  | A22             | 31  | V <sub>CC</sub> | 52  | BE0             | 73  | V <sub>CC</sub> |
| 11  | A21             | 32  | V <sub>SS</sub> | 53  | V <sub>CC</sub> | 74  | V <sub>SS</sub> |
| 12  | A20             | 33  | V <sub>CC</sub> | 54  | V <sub>SS</sub> | 75  | NC              |
| 13  | A19             | 34  | V <sub>SS</sub> | 55  | CLK2            | 76  | AS              |
| 14  | A18             | 35  | AD6             | 56  | RESET           | 77  | V <sub>SS</sub> |
| 15  | A17             | 36  | AD5             | 57  | ĪNT0            | 78  | ALE             |
| 16  | A16             | 37  | AD4             | 58  | INT1            | 79  | READY           |
| 17  | V <sub>CC</sub> | 38  | AD3             | 59  | INT2/INTR       | 80  | A31             |
| 18  | V <sub>SS</sub> | 39  | D2              | 60  | INT3/INTA       | 81  | A30             |
| 19  | AD15            | 40  | D1              | 61  | HLDA            | 82  | A29             |
| 20  | AD14            | 41  | D0              | 62  | V <sub>CC</sub> | 83  | A28             |
| 21  | V <sub>CC</sub> | 42  | NC              | 63  | V <sub>SS</sub> | 84  | V <sub>SS</sub> |

### Table 11. 80960SA PLCC Pinout — In Pin Order

NOTES: Do not connect any external logic to any pins marked NC.

### intel

| Signal | Pin | Signal | Pin | Signal          | Pin | Signal          | Pin |
|--------|-----|--------|-----|-----------------|-----|-----------------|-----|
| A1     | 49  | A18    | 14  | DT/R            | 68  | V <sub>CC</sub> | 44  |
| A2     | 46  | A19    | 13  | HLDA            | 61  | V <sub>CC</sub> | 47  |
| A3     | 45  | A20    | 12  | HOLD            | 64  | V <sub>CC</sub> | 53  |
| D0     | 41  | A21    | 11  | INT0            | 57  | V <sub>CC</sub> | 6   |
| AD1    | 40  | A22    | 10  | INT1            | 58  | V <sub>CC</sub> | 62  |
| AD2    | 39  | A23    | 9   | INT2/INTR       | 59  | V <sub>CC</sub> | 71  |
| AD3    | 38  | A24    | 8   | INT3/INTA       | 60  | V <sub>CC</sub> | 73  |
| AD4    | 37  | A25    | 5   | LOCK            | 70  | V <sub>SS</sub> | 18  |
| AD5    | 36  | A26    | 4   | NC              | 2   | V <sub>SS</sub> | 22  |
| AD6    | 35  | A27    | 3   | NC              | 23  | V <sub>SS</sub> | 32  |
| AD7    | 30  | A28    | 83  | NC              | 42  | V <sub>SS</sub> | 34  |
| AD8    | 29  | A29    | 82  | NC              | 50  | V <sub>SS</sub> | 43  |
| AD9    | 28  | A30    | 81  | NC              | 65  | V <sub>SS</sub> | 48  |
| AD10   | 27  | A31    | 80  | NC              | 75  | V <sub>SS</sub> | 54  |
| AD11   | 26  | ALE    | 78  | READY           | 79  | V <sub>SS</sub> | 63  |
| AD12   | 25  | AS     | 76  | RESET           | 56  | V <sub>SS</sub> | 7   |
| AD13   | 24  | BE0    | 52  | V <sub>CC</sub> | 1   | V <sub>SS</sub> | 72  |
| AD14   | 20  | BE1    | 51  | V <sub>CC</sub> | 17  | V <sub>SS</sub> | 74  |
| AD15   | 19  | BLAST  | 69  | V <sub>CC</sub> | 21  | V <sub>SS</sub> | 77  |
| AD16   | 16  | CLK2   | 55  | V <sub>CC</sub> | 31  | V <sub>SS</sub> | 84  |
| A17    | 15  | DEN    | 67  | V <sub>CC</sub> | 33  | W/R             | 66  |

### Table 12. 80960SA PLCC Pinout — In Signal Order

NOTES: Do not connect any external logic to any pins marked NC.

#### 80960SA

#### 3.4 Package Thermal Specifications

The 80960SA is specified for operation when case temperature is within the range 0°C to +85°C (PLCC) or 0°C to 100°C (QFP). Measure case temperature at the top center of the package. Ambient temperature can be calculated from:

Compute P by multiplying the maximum voltage by the typical current at maximum temperature. Values for  $\theta_{JA}$  and  $\theta_{JC}$  for various airflows are given in Table 13 for the QFP package and in Table 14 for the PLCC package. I<sub>CC</sub> at maximum temperature is typically 80 percent of specified I<sub>CC</sub> maximum (cold).

| $T_J = T_0$        | <sub>C</sub> + Ρ*θ <sub>JC</sub>                                                   |        |
|--------------------|------------------------------------------------------------------------------------|--------|
| $T_A = T_A$        | <sub>C</sub> + Ρ*θ <sub>JC</sub><br>J - Ρ*θ <sub>JA</sub><br>A + Ρ*[θ <sub>J</sub> | Δ 1    |
| 1 <sub>C</sub> = 1 |                                                                                    | A-01C1 |

| Thermal Resistance — °C/Watt                                                                         |                           |    |     |     |     |     |     |  |  |  |
|------------------------------------------------------------------------------------------------------|---------------------------|----|-----|-----|-----|-----|-----|--|--|--|
| Parameter                                                                                            | Airflow — ft./min (m/sec) |    |     |     |     |     |     |  |  |  |
| Faialletei                                                                                           | 0                         | 50 | 100 | 200 | 400 | 600 | 800 |  |  |  |
| θ Junction-to-Ambient (Case<br>measured in the middle of the<br>top of the package)<br>(No Heatsink) | 59                        | 57 | 54  | 50  | 44  | 40  | 38  |  |  |  |
| θ Junction-to-Case                                                                                   | 11                        | 11 | 11  | 11  | 11  | 11  | 11  |  |  |  |

#### Table 13. 80960SA QFP Package Thermal Characteristics

NOTES:

This table applies to 80960SA QFP soldered directly to board.

| Table 14. | 80960SA | PLCC Package | Thermal | Characteristics |
|-----------|---------|--------------|---------|-----------------|
|-----------|---------|--------------|---------|-----------------|

| Thermal Resistance — °C/Watt           |                           |    |      |     |     |     |     |      |  |  |  |
|----------------------------------------|---------------------------|----|------|-----|-----|-----|-----|------|--|--|--|
| Parameter                              | Airflow — ft./min (m/sec) |    |      |     |     |     |     |      |  |  |  |
|                                        | 0                         | 50 | 100  | 200 | 400 | 600 | 800 | 1000 |  |  |  |
| θ Junction-to-Ambient<br>(No Heatsink) | 34                        | 32 | 29.5 | 28  | 25  | 23  | 21  | 20.5 |  |  |  |
| θ Junction-to-Case                     | 12                        | 12 | 12   | 12  | 12  | 12  | 12  | 12   |  |  |  |

NOTES:

This table applies to 80960SA PLCC soldered directly to board.

#### 3.5 Stepping Register Information

Upon reset, register g0 contains die stepping information. Table 15 shows the relationship between the number in g0 and the current die stepping

#### Table 15. Die Stepping Cross Reference

| Register g0 | Die Stepping |
|-------------|--------------|
| 01010101H   | C-1          |

The current numbering pattern in g0 may not be consistent with past or future steppings of this product.

### 80960SA

### 4.0 WAVEFORMS

Figures 17, 18, 19, 20 and 21 show waveforms for various transactions on the 80960SA's bus. Figure 22 shows a cold reset functional waveform.





28

80960SA



Figure 18. Quad Word Burst Read Transaction With 1, 0, 0, 0, 0, 0, 0, 0 Wait States

80960SA



Figure 19. Burst Write Transaction With 2, 1, 1, 1 Wait States (6-8 Bytes Transferred)

# int<sub>el</sub>



Figure 20. Accesses Generated by Quad Word Read Bus Request, Misaligned One Byte from Quad Word Boundary 1, 0, 0, 0, 0, 0, 0, 0 Wait States

### intel



Figure 21. Interrupt Acknowledge Cycle



intel

80960SA

3 3

### 80960SA

### 5.0 REVISION HISTORY

This data sheet supersedes data sheet 272206-001 and applies only to those devices identified as the current stepping in section 3.5. The sections significantly changed since the previous revision are:

| Section                                    | Last<br>Rev. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|--------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 2.3 Connection Recommendations (pg. 11)    | -001         | Removed two $\overline{\text{LOCK}}$ pin Connection Recommendation figures and added Figure 5 to reflect the new $\overline{\text{LOCK}}$ pin connection recommendation of a single 910 $\Omega$ pullup resistor.                                                                                                                                                                                                                                  |  |  |  |  |
| 2.5 Test Load Circuit (pg. 13)             | -001         | Obsolete figure (Test Load Circuit for Open-Drain<br>Output Pins) removed to reflect current test conditions.                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 2.7 DC Characteristics (pg. 14)            | -001         | $\label{eq:IOL} \begin{array}{c c} I_{OL} \mbox{ value at } 0.45 \mbox{V improved.} \\ \hline WAS: 2.5 \mbox{ mA} & IS: 4.0 \mbox{ mA} \\ \hline LOCK \mbox{ pin } I_{OL} \mbox{ value at } 0.45 \mbox{V relaxed.} \\ \hline WAS: 12 \mbox{ mA} & IS: 6 \mbox{ mA} \\ \hline LOCK \mbox{ pin } I_{OL} \mbox{ value at } 0.60 \mbox{V deleted.} \\ \hline 80960 \mbox{ SA } 16 \mbox{ MHz } \mbox{ QFP} \mbox{ added to product list.} \end{array}$ |  |  |  |  |
| 3.5 Stepping Register Information (pg. 27) | -001         | New section added.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |

Data sheet 270917-004 applied to both the 80960SA and the 80960SB. The 80960SA was then documented alone in data sheet 272206-001. The sections significantly changed between revisions -004 of the SA/SB data sheet and 272206-001 of the SA data sheet were:

| Section                                                           | Last<br>Rev. | Description                                                                                                              |                    |                  |  |
|-------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--|
| 2.3 Connection Recommendations<br>(pg. 11)                        | -004         | Deleted corresponding gra<br>put current.                                                                                | aph of open drain  | voltage vs. out- |  |
| Figure 6. Typical Supply Current vs.<br>Case Temperature (pg. 11) | -004         | Regraphed new data in the                                                                                                | ree graphs instead | d of two.        |  |
| Figure 7. Typical Current vs. Fre-<br>quency (Room Temp) (pg. 12) |              |                                                                                                                          |                    |                  |  |
| Figure 8. Typical Current vs. Fre-<br>quency (Hot Temp) (pg. 12)  |              |                                                                                                                          |                    |                  |  |
| Table 5. DC Characteristics (pg. 15)                              | -004         | Input Leakage Current (I <sub>L12</sub> ) Specification added to accurately describe leakage of INT0 and LOCK as inputs. |                    |                  |  |
|                                                                   |              | I <sub>CC</sub> max reduced:                                                                                             |                    |                  |  |
|                                                                   |              | Power Supply Current:                                                                                                    | Was:               | ls:              |  |
|                                                                   |              | 10 MHz                                                                                                                   | 280                | 240              |  |
|                                                                   |              | 16 MHz                                                                                                                   | 350                | 300              |  |

NOTES:

Page numbers refer to 80960SA data sheet number 272206-001.

### 80960SA

| Section                                                  | Last<br>Rev. | D                                                                | escription         |                           |
|----------------------------------------------------------|--------------|------------------------------------------------------------------|--------------------|---------------------------|
| Table 6. 80960SA AC Characteristics                      | -004         | T <sub>7</sub> minimum specification                             | improved:          |                           |
| (10 MHz) (pg. 17)                                        |              | Power Supply Current:                                            | Was:               | ls:                       |
| Table 7. 80960SA AC Characteristics                      |              | 10 MHz                                                           | 24 ns              | T <sub>1</sub> - 11 ns    |
| (16 MHz) (pg. 18).                                       |              | 16 MHZ                                                           | 15 ns              | T <sub>1</sub> - 11 ns    |
| Table 8. 80960SA AC Characteristics (20 MHz) (pg. 19)    | -004         | New 20 MHz specification                                         | table added for    | 80960SA C-step.           |
| Table 11. 80960SA PLCC Pinout — In<br>Pin Order (pg. 26) | -004         | $\theta_{JA}$ increased to reflect sn                            | naller die size an | d lower I <sub>CC</sub> . |
| Table 11. 80960SA PLCC Pinout — In<br>Pin Order (pg. 26) | -004         | $\theta_{JA}$ and $\theta_{JC}$ increased to r I <sub>CC</sub> . | eflect smaller die | size and lower            |

NOTES: Page numbers refer to 80960SA data sheet number 272206-001.

The sections significantly changed between revisions -003 and -004 of the 80960SA/SB Data Sheet were:

| Section                                                   | Last<br>Rev. | Description                                                                                                                |
|-----------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------|
| DC Characteristics                                        | -003         | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                       |
| Table 9. 80960SA and 80960SB QFP<br>Pinout — In Pin Order | -003         | Signal A12 incorrectly shown as Pin 28; is now cor-<br>rectly shown as Pin 38. Note added to clarify No Con-<br>nect Pins. |