# Schottky Power Rectifier, Switch-Mode, 10 A, 45 V

## MBRB1045G, MBRD1045G, SBRB1045G, SBRD81045T4G

This series of Power Rectifiers employs the Schottky Barrier principle in a large metal-to-silicon power diode. State-of-the-art geometry features epitaxial construction with oxide passivation and metal overlay contact. Ideally suited for use in low voltage, high frequency switching power supplies, free wheeling diodes, and polarity protection diodes.

#### **Features**

- Guardring for Stress Protection
- Low Forward Voltage
- 175°C Operating Junction Temperature
- Epoxy Meets UL 94 V-0 @ 0.125 in
- Short Heat Sink Tab Manufactured Not Sheared!
- SBRB and SBRD8 Prefixes for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

## **Mechanical Characteristics:**

- Case: Epoxy, Molded, Epoxy Meets UL 94 V-0
- Weight: 1.7 grams for D<sup>2</sup>PAK (approximately) 0.4 grams for DPAK (approximately)
- Finish: All External Surfaces Corrosion Resistant and Terminal Leads are Readily Solderable
- Lead and Mounting Surface Temperature for Soldering Purposes: 260°C Max. for 10 Seconds
- Device Meets MSL1 Requirements
- ESD Ratings:
  - ◆ Machine Model = C (> 400 V)
  - Human Body Model = 3B (> 8000 V)



ON Semiconductor®

www.onsemi.com

## SCHOTTKY BARRIER RECTIFIER 10 AMPERES, 45 VOLTS



#### **MARKING DIAGRAM**



D<sup>2</sup>PAK-3 CASE 418B



A = Assembly Location
Y = Year
WW = Work Week
MBRB1045 = Device Code
G = Pb-Free Package
AKA = Diode Polarity

4 MARKING DIAGRAM

## DPAK CASE 369C



A = Assembly Location Y = Year WW = Work Week

B1045 = Device Code G = Pb-Free Package

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

## MBRB1045G, MBRD1045G, SBRB1045G, SBRD81045T4G

### **MAXIMUM RATINGS**

| Rating                                                                                                     | Symbol                                                 | Value                                   | Unit |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------|------|
| Peak Repetitive Reverse Voltage<br>Working Peak Reverse Voltage<br>DC Blocking Voltage                     | V <sub>RRM</sub><br>V <sub>RWM</sub><br>V <sub>R</sub> | 45                                      | V    |
| Average Rectified Forward Current, T <sub>C</sub> = 135°C                                                  | I <sub>F(AV)</sub>                                     | 10                                      | Α    |
| Peak Repetitive Forward Current<br>(Square Wave, Duty = 0.5) T <sub>C</sub> = 135°C                        | I <sub>FRM</sub>                                       | 20                                      | Α    |
| Nonrepetitive Peak Surge Current<br>(Surge applied at rated load conditions halfwave, single phase, 60 Hz) | I <sub>FSM</sub>                                       | 150<br>(MBRB/SBRB)<br>70<br>(MBRD/SBRD) | А    |
| Operating Junction and Storage Temperature Range (Note 1)                                                  | T <sub>J</sub> , T <sub>stg</sub>                      | -65 to +175                             | °C   |
| Voltage Rate of Change (Rated V <sub>R</sub> )                                                             | dv/dt                                                  | 10000                                   | V/μs |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### THERMAL CHARACTERISTICS

| Characteristic                                         | Symbol                      | Value      | Unit |
|--------------------------------------------------------|-----------------------------|------------|------|
| Thermal Resistance,                                    |                             |            | °C/W |
| (MBRB1045G) Junction-to-Case (Note 2)                  | $R_{	heta JC}$              | 1.0        |      |
| Junction-to-Ambient (Note 2)<br>(MBRD1045G)            | $R_{\theta JA}$             | 50         |      |
| Junction-to-Case (Note 2) Junction-to-Ambient (Note 2) | $R_{	hetaJC} \ R_{	hetaJA}$ | 2.43<br>68 |      |

<sup>2.</sup> When mounted using minimum recommended pad size on FR-4 board.

### **ELECTRICAL CHARACTERISTICS**

| Characteristic                                                                                                                                                                                                              | Symbol         | Value                | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|------|
| Maximum Instantaneous Forward Voltage (Note 3) ( $I_F = 10 \text{ Amps}$ , $T_J = 125^{\circ}\text{C}$ ) ( $I_F = 20 \text{ Amps}$ , $T_J = 125^{\circ}\text{C}$ ) ( $I_F = 20 \text{ Amps}$ , $T_J = 25^{\circ}\text{C}$ ) | VF             | 0.57<br>0.72<br>0.84 | V    |
| Maximum Instantaneous Reverse Current (Note 3) (Rated dc Voltage, $T_J$ = 125°C) (Rated dc Voltage, $T_J$ = 25°C)                                                                                                           | I <sub>R</sub> | 15<br>0.1            | mA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## **ORDERING INFORMATION**

| Device        | Package              | Shipping <sup>†</sup>     |
|---------------|----------------------|---------------------------|
| MBRB1045G     |                      | 50 Units / Rail           |
| SBRB1045G     | D <sup>2</sup> PAK-3 | 50 Units / Rail           |
| MBRB1045T4G   | (Pb-Free)            | 800 Units / Tape & Reel   |
| SBRB1045T4G   |                      | 800 Units / Tape & Reel   |
| MBRD1045G     |                      | 50 Units / Rail           |
| MBRD1045T4G   | DPAK                 | 2,500 Units / Tape & Reel |
| SBRD81045T4G  | (Pb-Free)            | 2,500 Units / Tape & Reel |
| SSBRD81045T4G | 1                    | 2,500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>1.</sup> The heat generated must be less than the thermal conductivity from Junction-to-Ambient:  $dP_D/dT_J < 1/R_{\theta JA}$ .

<sup>3.</sup> Pulse Test: Pulse Width = 300  $\mu$ s, Duty Cycle  $\leq$  2.0%

## MBRB1045G, MBRD1045G, SBRB1045G, SBRD81045T4G



Figure 1. Maximum Forward Voltage

 $T_J = 150^{\circ}C$ 

125°C

100°C

75°C

25°C

20

100

10

1.0

0.01

0.001

5.0

10

15

REVERSE CURRENT (mA)



Figure 2. Typical Forward Voltage

 $V_R$ , REVERSE VOLTAGE (VOLTS) Figure 3. Maximum Reverse Current

25

30

35

40

45

Figure 4. Typical Reverse Current

## MBRB1045G, MBRD1045G, SBRB1045G, SBRD81045T4G



Figure 8. Maximum Surge Capability



Figure 5. Typical Capacitance



Figure 6. Current Derating, Case,  $R_{\theta JC}$  = 1.0 °C/W



Figure 7. Forward Power Dissipation



**A1** 

**DETAIL A** ROTATED 90° CW

## **DPAK (SINGLE GAUGE)** CASE 369C

**BOTTOM VIEW** 

ALTERNATE CONSTRUCTIONS

**DATE 21 JUL 2015** 

- IOTES. 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-

- MENSIONS b3, L3 and Z.

  Jimensions b And E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  MENSIONS D AND E ARE DETERMINED AT THE
- OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM
- 7. OPTIONAL MOLD FEATURE.

|     | INCHES    |       | MILLIM   | ETERS |
|-----|-----------|-------|----------|-------|
| DIM | MIN       | MAX   | MIN      | MAX   |
| Α   | 0.086     | 0.094 | 2.18     | 2.38  |
| A1  | 0.000     | 0.005 | 0.00     | 0.13  |
| b   | 0.025     | 0.035 | 0.63     | 0.89  |
| b2  | 0.028     | 0.045 | 0.72     | 1.14  |
| b3  | 0.180     | 0.215 | 4.57     | 5.46  |
| С   | 0.018     | 0.024 | 0.46     | 0.61  |
| c2  | 0.018     | 0.024 | 0.46     | 0.61  |
| D   | 0.235     | 0.245 | 5.97     | 6.22  |
| E   | 0.250     | 0.265 | 6.35     | 6.73  |
| е   | 0.090     | BSC   | 2.29 BSC |       |
| Н   | 0.370     | 0.410 | 9.40     | 10.41 |
| L   | 0.055     | 0.070 | 1.40     | 1.78  |
| L1  | 0.114     | REF   | 2.90     | REF   |
| L2  | 0.020 BSC |       | 0.51     | BSC   |
| L3  | 0.035     | 0.050 | 0.89     | 1.27  |
| L4  |           | 0.040 |          | 1.01  |
| Z   | 0.155     |       | 3.93     |       |



## **GENERIC MARKING DIAGRAM\***



XXXXXX = Device Code

= Assembly Location Α = Wafer Lot L Υ = Year = Work Week WW G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

# ISSUE F



| STYLE 1:<br>PIN 1. BASE<br>2. COLLE<br>3. EMITTI<br>4. COLLE | ER 3.                                                           |       | STYLE 3:<br>PIN 1. ANODI<br>2. CATHO<br>3. ANODI<br>4. CATHO | E<br>DDE<br>E | TYLE 4:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | STYLE 5:<br>PIN 1. GATE<br>2. ANODE<br>3. CATHODE<br>4. ANODE |
|--------------------------------------------------------------|-----------------------------------------------------------------|-------|--------------------------------------------------------------|---------------|--------------------------------------------------------------|---------------------------------------------------------------|
| STYLE 6:<br>PIN 1. MT1<br>2. MT2<br>3. GATE<br>4. MT2        | STYLE 7:<br>PIN 1. GATE<br>2. COLLEC<br>3. EMITTER<br>4. COLLEC | TOR 2 | E 8:<br>1. N/C<br>2. CATHODE<br>3. ANODE<br>4. CATHODE       | 3. F          |                                                              | STYLE 10: PIN 1. CATHODE 2. ANODE T 3. CATHODE 4. ANODE       |

## **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON10527D                     | Electronic versions are uncontrolle                                  |             |  |
|------------------|---------------------------------|----------------------------------------------------------------------|-------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD       | accessed directly from the Document versions are uncontrolled except | ' '         |  |
| NEW STANDARD:    | REF TO JEDEC TO-252             | "CONTROLLED COPY" in red.                                            |             |  |
| DESCRIPTION:     | DPAK SINGLE GAUGE SURFACE MOUNT |                                                                      | PAGE 1 OF 2 |  |



| <b>DOCUMENT</b> | NUMBER: |
|-----------------|---------|
| 98AON10527      | 7D      |

PAGE 2 OF 2

| ISSUE | REVISION                                                                                                                               | DATE        |
|-------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION. REQ. BY L. GAN                                                                                                | 24 SEP 2001 |
| А     | ADDED STYLE 8. REQ. BY S. ALLEN.                                                                                                       | 06 AUG 2008 |
| В     | ADDED STYLE 9. REQ. BY D. WARNER.                                                                                                      | 16 JAN 2009 |
| С     | ADDED STYLE 10. REQ. BY S. ALLEN.                                                                                                      | 09 JUN 2009 |
| D     | RELABELED DRAWING TO JEDEC STANDARDS. ADDED SIDE VIEW DETAIL A. CORRECTED MARKING INFORMATION. REQ. BY D. TRUHITTE.                    | 29 JUN 2010 |
| E     | ADDED ALTERNATE CONSTRUCTION BOTTOM VIEW. MODIFIED DIMENSIONS b2 AND L1. CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY I. CAMBALIZA. | 06 FEB 2014 |
| F     | ADDED SECOND ALTERNATE CONSTRUCTION BOTTOM VIEW. REQ. BY K. MUSTAFA.                                                                   | 21 JUL 2015 |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **MECHANICAL CASE OUTLINE**





D<sup>2</sup>PAK 3 CASE 418B-04 **ISSUE L** 

**DATE 17 FEB 2015** 

## SCALE 1:1



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: INCH.
- 3. 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04.

|     | INCHES MILLIMETER |       | IETERS   |       |
|-----|-------------------|-------|----------|-------|
| DIM | MIN               | MAX   | MIN      | MAX   |
| Α   | 0.340             | 0.380 | 8.64     | 9.65  |
| В   | 0.380             | 0.405 | 9.65     | 10.29 |
| C   | 0.160             | 0.190 | 4.06     | 4.83  |
| D   | 0.020             | 0.035 | 0.51     | 0.89  |
| Е   | 0.045             | 0.055 | 1.14     | 1.40  |
| F   | 0.310             | 0.350 | 7.87     | 8.89  |
| G   | 0.100             | BSC   | 2.54 BSC |       |
| Н   | 0.080             | 0.110 | 2.03     | 2.79  |
| 7   | 0.018             | 0.025 | 0.46     | 0.64  |
| K   | 0.090             | 0.110 | 2.29     | 2.79  |
| L   | 0.052             | 0.072 | 1.32     | 1.83  |
| М   | 0.280             | 0.320 | 7.11     | 8.13  |
| N   | 0.197             | REF   | 5.00     | REF   |
| Р   | 0.079 REF         |       | 2.00 REF |       |
| R   | 0.039             | REF   | 0.99     | REF   |
| S   | 0.575             | 0.625 | 14.60    | 15.88 |
| ٧   | 0.045             | 0.055 | 1.14     | 1.40  |



STYLE 1: PIN 1. BASE 2. COLLECTOR
3. EMITTER
4. COLLECTOR STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN STYLE 3: PIN 1. ANODE 2. CATHODE 3. ANODE 4. CATHODE

STYLE 4:

PIN 1. GATE
2. COLLECTOR
3. EMITTER
4. COLLECTOR

STYLE 5:

PIN 1. CATHODE 2. ANODE 3. CATHODE 4. ANODE

STYLE 6:

PIN 1. NO CONNECT
2. CATHODE
3. ANODE
4. CATHODE

## **MARKING INFORMATION AND FOOTPRINT ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42761B          | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED |             |
|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | D <sup>2</sup> PAK 3 | •                                                                                                                                            | PAGE 1 OF 2 |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**DATE 17 FEB 2015** 

# GENERIC MARKING DIAGRAM\*



xx = Specific Device Code A = Assembly Location

 WL
 = Wafer Lot

 Y
 = Year

 WW
 = Work Week

 G
 = Pb-Free Package

 AKA
 = Polarity Indicator

## **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

| DOCUMENT NUMBER: | 98ASB42761B          | Electronic versions are uncontrolled except when accessed directly from the Document Re-<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | D <sup>2</sup> PAK 3 |                                                                                                                                                                             | PAGE 2 OF 2 |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: a Phone: 00421 33 790 2910

Phone: 011 421 33 790 2910 For additional information, please contact your local Sales Representative