# **SPT8100** ## 16-BIT, 5 MSPS CMOS A/D CONVERTER #### **FEATURES** - 16-bit, 5 MSPS CMOS analog-to-digital converter - On-chip PGA: gain range from 0 to 20 dB in seven selectable settings: - 0 dB, +3 dB, +6 dB, +12 dB, +15 dB, +18 dB, +20 dB - DNL: ±0.5 LSB, INL: ±1.25 LSB - SFDR: 94 dB @ $f_{IN}$ = 900 kHz, -8.1 dBFS - Internal sample-and-hold and voltage reference - Power dissipation: 465 mW at 5 MSPS; 230 mW at 2.5 MSPS - +5 V analog supply and +3.3 to +5.25 V digital output supply - 44-lead LQFP plastic package. #### **APPLICATIONS** - · Data acquisition systems - IR imaging - · Scanners and digital copiers - High-end CCD cameras - · Medical imaging - · Wireless communications - · Lab and test equipment - · Automatic test equipment #### **GENERAL DESCRIPTION** The SPT8100 is a high performance, 16-bit analog-to-digital converter that operates at a sample rate of up to 5 MSPS. Excellent dynamic performance and high linearity is achieved by a digitally calibrated pipelined architecture fabricated in CMOS process technology. A low-noise programmable gain amplifier (PGA) is also incorporated on chip. The PGA is digitally programmable in seven selected settings over a 0 to +20 dB range. The SPT8100 also features an on-chip internal sample-and-hold and internal reference for minimal external circuitry. It operates from a single +5 V supply. Total power dissipation, including internal reference, is 465 mW. A separate digital output supply pin is provided for +3.3 V or 5 V logic output levels. The SPT8100 is available in a 44-lead LQFP package over the industrial temperature range of $-40~^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ . ## Signal Processing Technologies, Inc. 4755 Forge Road, Colorado Springs, Colorado 80907, USA Phone: (719) 528-2300 FAX: (719) 528-2370 Website: http://www.spt.com E-Mail: sales@spt.com ## ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur)1 25 °C | Supply Voltages | Output | |---------------------------------------------|-------------------------------------------------| | AV <sub>DD</sub> +6 V | Digital Outputs10 mA | | DV <sub>DD</sub> +6 V | Temperature | | OV <sub>DD</sub> +6 V | Operating Temperature40 to +85 °C | | Input Voltages | Junction Temperature+175 °C | | Analog Input0.5 V to V <sub>DD</sub> +0.5 V | Lead Temperature (soldering 10 seconds) +300 °C | | CLK InputV <sub>DD</sub> | Storage Temperature65 to +150 °C | | $AV_{DD} - DV_{DD}$ ±100 mV | | | Delta between AGND, DGND, and OGND±100 mV | | Note 1: Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications. ### **ELECTRICAL SPECIFICATIONS** $T_A = T_{MIN}$ to $T_{MAX}$ , $AV_{DD} = DV_{DD} = +5.0$ V, $OV_{DD} = 3.3$ V, $f_S = 5$ MSPS, 2.5 V<sub>PP</sub> input span, $R_{EXT} = 1.43$ k $\Omega$ , unless otherwise specified. | | TEST | TEST | | SPT8100 | <u> </u> | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------|--------------------------------------|--------------------------------------|---------------------------------------------|-------------------------------------------| | PARAMETERS | CONDITIONS | LEVEL | MIN | TYP | MAX | UNITS | | Resolution | | | 16 | | | Bits | | DC Accuracy Integral Nonlinearity Differential Nonlinearity Gain Error¹ Offset Error² | | V<br>V<br>VI<br>V | -7.5<br>-5 | ±1.25<br>±0.5 | +7.5<br>+5 | LSB<br>LSB<br>%FSR<br>%FSR | | Analog Input (into PGA) Differential Input Voltage Range V <sub>IN</sub> +, V <sub>IN</sub> - Input Capacitance Input Resistance <sup>3</sup> Input Bandwidth <sup>4</sup> Input Common Mode Voltage Range | PGA Gain = 0 dB | V<br>IV<br>IV<br>V | 1.1 | 5<br>5.5<br>11<br>2.35 | 15<br>3.6 | V <sub>PP</sub><br>pF<br>kΩ<br>MHz<br>V | | Programmable Gain Amp Composite Input-Referred Noise Floor PGA Range PGA Gain Steps3 | PGA Gain = 0 dB<br>PGA Gain = 20 dB<br>f <sub>IN</sub> > 300 kHz | V<br>V<br>VI | | 45.0<br>8.0<br>20<br>3,6,12,15,18,20 | | nV/√Hz<br>nV/√Hz<br>dB<br>dB | | PGA Gain Accuracy | | VI | | ±0.3 | | dB | | Conversion Characteristics Maximum Conversion Rate Pipeline Delay (Latency) Reset Pulse Time (RS) Reset Calibration Time | FS = 5 MSPS | VI<br>IV<br>IV<br>V | 5 | 150 | 6 | MHz<br>Clock Cycles<br>Clock Cycles<br>ms | | References and External Bias V <sub>RT</sub> – V <sub>RB</sub> (Internal Ref) Bias Resistor Range (External) V <sub>CM</sub> Output Voltage V <sub>CM</sub> Output Current V <sub>RT</sub> V <sub>RB</sub> | | VI<br>IV<br>IV<br>IV | 2.375<br>800<br>2.23<br>3.45<br>0.95 | 2.5<br>1430<br>2.35<br>3.65<br>1.15 | 2.625<br>2500<br>2.47<br>50<br>3.85<br>1.35 | V<br>Ω<br>V<br>μΑ<br>V | 2 **SPT8100** 5/12/00 <sup>&</sup>lt;sup>1</sup> Total gain error of PGA and ADC using internal references. <sup>&</sup>lt;sup>2</sup> Total offset error of PGA and ADC relative to mid-scale. <sup>&</sup>lt;sup>3</sup> See table I for input resistance as a function of PGA gain. <sup>4</sup> Input bandwidth is a frequency to which the fundamental energy drops by 3 dB #### **ELECTRICAL SPECIFICATIONS** $T_A = T_{MIN}$ to $T_{MAX}$ , $AV_{DD} = DV_{DD} = +5.0$ V, $OV_{DD} = 3.3$ V, $f_S = 5$ MSPS, 2.5 V<sub>PP</sub> input span, $R_{EXT} = 1.43$ k $\Omega$ , unless otherwise specified. | PARAMETERS | TEST<br>CONDITIONS | TEST<br>LEVEL | MIN | SPT8100<br>TYP | MAX | UNITS | |---------------------------------------------------------|---------------------------------------------------------------|---------------|------------------|----------------|------------|----------| | Dynamic Performance <sup>1</sup> | | | | | | | | Effective Number of Bits | ADC Input = -1 dBFS2 | | | | | | | $f_{IN}$ = 60 kHz | | VI | 12.2 | 13.0 | | Bits | | $f_{\text{IN}} = 900 \text{ kHz}$ | | V | | 12.7 | | Bits | | Signal-to-Noise Ratio | 1000 | | | | | | | (without Harmonics) | ADC Input = -1 dBFS <sup>2</sup> | \ \// | 70 | 0.4 | | 4D | | $f_{IN}$ = 75 kHz<br>$f_{IN}$ = 900 kHz | | VI<br>V | 78 | 81<br>80 | | dB<br>dB | | Harmonic Distortion | ADC Input = -0.5 dBFS | l v | | 00 | | l db | | $f_{\rm IN} = 60 \text{ kHz}$ | Abo input = -0.5 dbi o | V | | -92 | -84 | dB | | $f_{\rm IN} = 900 \text{ kHz}$ | | Ιν̈́ι | | -82 | 0-1 | dB | | Signal-to-Noise and Distortion | | | | <b>-</b> | | "- | | (SINAD) | ADC Input = -1 dBFS | | | | | | | $f_{\rm IN} = 60 \text{ kHz}$ | · · | V | 75 | 80 | | dB | | $f_{IN} = 900 \text{ kHz}$ | | VI | | 78 | | dB | | Spurious Free Dynamic Range <sup>3</sup> | | | | | | | | $f_{IN} = 60 \text{ kHz}$ | ADC Input = $-0.5 \text{ dB}$ | VI | 85 | 94 | | dBc | | $f_{IN} = 900 \text{ kHz}$ | | VI | | 94 | | dBc | | $f_{\text{IN}} = 2 \text{ MHz}$ | $R_{EXT} = 1 k\Omega$ @ 10 MSPS | V | | 83 | | dBc | | f <sub>IN</sub> = 3 MHz | $R_{EXT} = 1 \text{ k}\Omega$ @ 10 MSPS | V | | 78 | | dBc | | Two-Tone Intermodulation 3rd Order Distortion | f <sub>1</sub> =400 kHz, f <sub>2</sub> =410 kHz <sup>4</sup> | V | | -94 | | l dB | | 31d Order Distortion | $f_1$ =890 kHz, $f_2$ =900 kHz <sup>5</sup> | l vı | | -94<br>-89 | | dB | | | J 1-030 KI IZ, J 2-300 KI IZ | VI | | | | ub ub | | Inputs | | | | | | | | GS0-GS2 Logic 1 Voltage | | VI | 2.4 | | | V | | GS0-GS2 Logic 0 Voltage | | VI | | | 0.8 | V | | CLK, RS Logic 1 Voltage | | VI | 2.0 | | 0.0 | V | | CLK, RS Logic 0 Voltage | | VI<br>VI | 10 | | 0.8 | V | | Maximum Input Current Low<br>Maximum Input Current High | | VI<br>VI | -10<br>-10 | | +10<br>+10 | μΑ | | Input Capacitance | | V | -10 | 5 | +10 | μA<br>pF | | | | V | | | | Р | | Digital Outputs | | | | | | | | Logic 1 Voltage | $I_{OH} = -2 \text{ mA}$ | VI | $ODV_{DD} - 0.5$ | | | V | | Logic 0 Voltage | $I_{OL} = 2 \text{ mA}$ | VI | | | 0.4 | V | | CLK to Output Delay Time (t <sub>D</sub> ) | $C_{LOAD} = 20 pF$ | IV | | | 30 | ns | | Power Supply Requirements | | | | | | | | Voltages ODV <sub>DD</sub> | | IV | 3.0 | 3.3 | 5.25 | V | | AV <sub>DD</sub> | | IV | 4.75 | 5.0 | 5.25 | V | | $DV_DD$ | | IV | 4.75 | 5.0 | 5.25 | V | | Currents I <sub>DD</sub> | | VI | | 93 | 103 | mA | | Power Dissipation | | VI | | 465 | 515 | mW | | | | <u> </u> | 1 | | | I. | <sup>1</sup> Dynamic performance tested at fs=4.4 MSPS #### **TEST LEVEL CODES TEST LEVEL TEST PROCEDURE** Ш to the following conditions: All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition. All electrical characteristics are subject ı 100% production tested at the specified temperature. > 100% production tested at $T_A$ = +25 °C, and sample tested at the specified temperatures. Ш QA sample tested only at the specified temperatures. IV Parameter is guaranteed (but not tested) by design and characterization V Parameter is a typical value for information purposes only. ۷I 100% production tested at T<sub>A</sub> = +25 °C. Parameter is guaranteed over specified temperature range. **SPT8100** 3 <sup>&</sup>lt;sup>2</sup> 0 dBFS is 5.0 V peak-to-peak differential $<sup>^{3}</sup>$ ADC Input = -8.1 dBFS, unless otherwise noted <sup>&</sup>lt;sup>4</sup> Test Conditions: PGA setting of 6 dB; Analog Input at ADC = -0.7 dB <sup>5</sup> Test Conditions: PGA setting of 0 dB; Analog Input at ADC = -1.9 dB #### **DEVICE OVERVIEW** The SPT8100 combines a high-resolution 5 MSPS 16-bit ADC, a built-in reference, and a programmable gain amplifier (PGA) with resistive input impedance in a 44-pin package. The device includes a digitally calibrated pipeline ADC, which is calibrated on assertion of a simple reset signal. The combination of low noise, high linearity, a high-input impedance buffer (with programmable gain), wideband S/H, onboard voltage references, and simple digital interface (16-bit parallel output word synchronous with the master sampling clock) makes the SPT8100 extremely easy to use in a wide variety of systems. For optimum performance, the analog inputs should be driven differentially, and may be AC-coupled or DC-coupled to a source. Typical applications include high-performance data acquisition systems, automatic test equipment, and wideband digital communications receivers such as wireless basestations. #### OPERATIONAL DESCRIPTION The following sections describe in greater detail individual blocks and functions of the SPT8100. The incoming analog differential signal (maximum level 5 V peak-to-peak differential) enters the device at the pins $V_{IN}+/V_{IN}-$ . The analog signal path is partitioned into a programmable gain amplifier (PGA) and an ADC. The PGA has maximum gain of +20 dB; the gain is set by the digital control signals GS0 to GS2. The output of the PGA is fed directly to the ADC, which samples at a rate equal to the CLK frequency and outputs a 16-bit wide parallel word. The ADC uses a pipeline multistage architecture. Latency is 6 clock cycles. Requires external reset on powerup #### **ADC CLOCK** The chip requires a single low-jitter clock to be applied at the CLK pin, with nominal 40–60% duty cycle. All clock generation is performed internally and all converter and S/H clocks in the ADC path are directly derived from CLK. If the sample rate is changed by more than a factor of 2, the device must be recalibrated using the $\overline{RS}$ (reset) pin. #### **DEVICE STARTUP/INITIALIZATION SEQUENCE** Note: This initialization sequence is *required*. Without it, the device will not work. Allow sufficient time for the analog blocks on the SPT8100 to power on and come up to their quiescent DC states. Allowance may also be needed for thermal time constants associated with the package/board. On powerup, the SPT8100's $\overline{RS}$ (reset) should be held low for at least three clock cycles. The power supply voltages applied to the device must be stable during this time. The clock signal (CLK) must be running for at least three clock cycles prior to the rising edge of $\overline{RS}$ , and must continue running. When the $\overline{RS}$ signal goes from low to high, calibration is initiated. RDY is driven low two clock cycles after the rising edge of $\overline{RS}$ , and will stay low for 150 ms with a 5 MHz clock. When the initialization is complete, RDY returns high and the device is ready for normal operation. Note that the calibration of the ADC can be interrupted (before completion) by changing the $\overline{RS}$ signal from high to low, which will cause another reset to occur. When $\overline{RS}$ goes from low back to high, another calibration cycle will begin. RDY cannot be tri-stated: it is always driven either high or low. The CLK clock must be constantly running throughout the initialization phase until RDY is deasserted. Note that Figure 1 - Device Initialization Timing SPT SPT8100 4 although typically the device is initialized when power is first applied, the initialization is only started when the $\overline{RS}$ is asserted; there is no "power-on-reset" circuitry on chip. $\overline{RS}$ may be held low for an indefinite period of time. While $\overline{RS}$ is low, RDY will remain high. After $\overline{RS}$ is returned to high, RDY will go low for the duration of the calibration. #### PROGRAMMABLE GAIN AMPLIFIER The programmable gain amplifier (PGA) precedes the ADC inputs. The differential inputs, which are resistive, are at pins $V_{IN}$ + and $V_{IN}$ –. The maximum input range is 5 V peak-to-peak differential (2.5 V single-ended). To achieve maximum overall system noise performance, the source driving these inputs needs to be as low-noise and as low-jitter as possible, while maintaining the required distortion performance. In addition, the driving source must be low impedance to maintain the accuracy of the PGA gain. The internal 0 dB analog signal level and ADC full-scale output level is 5 V peak-to-peak differential (2.5 V single-ended). The PGA may be used to provide gain for an input less than 5 V peak-to-peak differential. The gain of the PGA can be programmed using a three-bit control, available at pins GS0 to GS2. See table I. Note that the input resistance is a function of the gain setting. Table I - PGA Gain Control | GS2 | GS1 | GS0 | PGA Gain<br>(dB) | Input Resistance ( $k\Omega$ ) | V/V Gain | |-----|-----|-----|------------------|--------------------------------|-----------| | 0 | 0 | 0 | 0 | 5.57 | 1 | | 0 | 0 | 1 | 2.9 | 4.65 | 1.41 | | 0 | 1 | 0 | 5.8 | 3.97 | 2.0 | | 0 | 1 | 1 | 11.8 | 2.23 | 3.98 | | 1 | 0 | 0 | 14.8 | 1.66 | 5.62 | | 1 | 0 | 1 | 17.5 | 1.25 | 7.94 | | 1 | 1 | 0 | 19.5 | 1.00 | 10 | | 1 | 1 | 1 | Χ | | Forbidden | #### TYPICAL INTERFACE CIRCUIT #### **ANALOG INPUT DRIVER** The differential analog inputs ( $V_{IN}+$ , $V_{IN}-$ ) have a resistive input impedance of 1 k $\Omega$ minimum. For best performance, the input source should be a differential input, as shown in figure 2, typical interface circuit. The SPT8100 provides its own common-mode voltage on the pin marked $V_{CM}$ . Output drive capability of $V_{CM}$ is a maximum of 47 $\mu$ A (50 k $\Omega$ to ground). The SPT8100 application note (AN8100) shows an example of two modes of driving the SPT8100. One mode is through a transformer and the other is through a single-to-differential converter. In all cases, both inputs $V_{\rm IN}+$ and $V_{\rm IN}-$ must be kept within the input common-mode range (1.15 V to 3.65 V). #### **BIASC CONNECTION** An external capacitor, $C_{EXT}$ on the BIAS<sub>C</sub> pin, is used only for noise filtering of an internal voltage associated with the references. Its value is not critical: 1 $\mu F$ in parallel with 0.01 $\mu F$ are recommended. #### **BIASR CONNECTION** As shown in the typical interface circuit, $R_{EXT}$ is needed to connect between $BIAS_R$ to ground. This resistor ranges from $800~\Omega$ to $2.5~k\Omega$ . The proper selection of $R_{EXT}$ is a function of the sample rate and input frequency. Nominally, at 5 MSPS, $R_{EXT}$ =1.43 $k\Omega$ is recommended. If linearity for large signal levels at an analog bandwidth of 2 MHz is critical, the value should be decreased to $R_{EXT}$ =1.24 $k\Omega$ ; and for even higher-frequency analog inputs, $R_{EXT}$ =1.0 $k\Omega$ can be used. At lower sample rates (for example 2 MSPS), and lower analog input frequencies, the value may be increased to $R_{EXT}$ =2 $k\Omega$ . (Refer to the typical interface circuit table in figure 2b.) #### POWER SUPPLIES AND GROUNDING The SPT8100 requires three power supplies: analog $AV_{DD}$ , digital $DV_{DD}$ and output supply $ODV_{DD}$ . This device works best if all three supplies are coming from the analog supply side of the system as shown in the typical interface circuit (figure 2a). Note, in figure 2a, that the supplies to the logic interface circuit and the $ODV_{DD}$ are separate from each other. In a case where the +A3.3/5 V supply is not available, try to implement the design as close as possible to that shown in figure 2b. Place the ferrite bead (FB1) as close to the device as possible. To avoid latch-up, the delta between all three grounds must stay with 100 mV; this includes transients. (Refer to the absolute maximum ratings specifications.) SPT8100 5/12/00 5 #### Figure 2a - Typical Interface Circuit Figure 2b - Typical Interface Circuit $800~\Omega \le R_{EXT} \le 2.5~k\Omega$ #### Notes - 1. To avoid device latch-up, closely follow either figure 2a or 2b, depending on what is available in the system. The difference between figure 2a and 2b is in the grounding. - 2. FB = ferrite bead. FB1 must be placed as close to the device as possible. - 3. $R_{EXT} = 1.43 \text{ k}\Omega$ , optimized for fs = 5 MSPS. Refer to the above table for recommended value of $R_{EXT}$ with respect to fs and $f_{IN}$ . - 4. $R_T$ is $A_{\text{IN}}$ source termination resistor. - 5. Power supplies and references pins must have adequate decoupling. Surface-mount capacitors are highly recommended. The smallest value of capacitors are to be placed as close to the pin as possible. Figure 3 - Timing Diagram 1 #### INPUT/OUTPUT TIMING The SPT8100 implements a simple interface: the 16 ADC outputs appear on the pins D15–D0 as a parallel word synchronous with the ADC sampling clock. D0 is the LSB and D15 is the MSB. The timing diagram for the ADC digital outputs is shown in figure 3. The data is sampled at the rising edge of the clock. The ADC sampling clock is at the same frequency as CLK. The output data is updated on the rising edge of CLK with a clock latency of 6 clock cycles. #### **OUTPUT LOGIC LEVEL** The voltage levels on the D15–D0 lines and OVR are CMOS levels: the HIGH level is determined by the power supply voltage on the ODV<sub>DD</sub> pin, which can be set independently of the other supply pins on the device over the range from 3.0 V to 5.25 V (3.3 V typical). The RDY pin level is determined by DV<sub>DD</sub> (+5 V). The external digital output buffers should be placed as close as possible to the SPT8100 digital outputs to minimize any line reflections that would cause performance degradation. ### **ADC REFERENCES** The ADC full-scale range is set by reference voltages generated on chip. These two reference voltages appear on pins $V_{RT}$ and $V_{RB}$ ; nominally their difference is 2.5 V. The references are not designed to be overdriven. The $V_{RT}$ and $V_{RB}$ pins should be very carefully decoupled on the board using as short a trace as possible. Some optimization of the decoupling may be required, as shown in the typical interface circuit diagram. The smallest capacitor should be the closest one to the chip. (Refer to the typical interface circuit diagram.) #### **OUTPUT ENABLE** The ADC digital outputs are enabled by the active high output enable pin (OE). OE = 1: ADC digital outputs are enabled OE = 0: ADC digital outputs are high-impedance (tri-stated) ## DIGITAL CODE RANGE AND OUT-OF-RANGE DETECTION The output format of the ADC digital data is offset binary. Due to the calibration algorithm used, there is a slight loss in digital code range from the ADC. Instead of FFFFH and 0000H at the extremes of the range, the actual maximum and minimum codes are less than that by 1.6% at both ends of the scale, and vary from chip to chip. Effectively, this is a loss in dynamic range of a few tenths of a dB, and is negligible in many applications. The out-of-range function is defined accordingly, and sets the state of the active high digital output OVR, as follows: # OVR is HIGH if the ADC digital code is greater than or equal to FC00H or less than or equal to 03FFH. (See figure 4.) If the output code exceeds FC00(max) or 03FF(min), this implies that output is clipping. Therefore, once these limits are crossed, the second harmonic becomes significant and degrades performance. Figure 4 – ADC Digital Code Range and Overrange Bit Function #### Figure 5 - Timing Diagram 2 #### **Table II – Timing Parameters** | Parameter | Symbol | Min | Тур | Max | Units | |-------------------------|-----------------|-----|-----|-----|-------| | CLK high to Data Valid | t <sub>D1</sub> | 18 | 24 | 401 | ns | | OE inactive to HiZ | t <sub>D2</sub> | 10 | 16 | 30 | ns | | OE active to Data Valid | t <sub>D3</sub> | 10 | 16 | 30 | ns | <sup>&</sup>lt;sup>1</sup> Conditions: load capacitance = 20 pF, V<sub>OH</sub> = 3.3 V #### **FFT Plot** Test Conditions: $f_{IN} = 2 \text{ MHz}$ $f_{CLK} = 4.4 \text{ MHz}$ PGA Gain = 18 dB $R_{EXT} = 1.08 \text{ k}\Omega$ ADC Input (Post PGA) = -5.4 dBFS $T_A = +25 \,^{\circ}\text{C}$ ## Two-Tone Intermodulation FFT Test Conditions: $f_1$ = 890 kHz $f_2$ = 900 kHz $f_{CLK}$ = 4.4 MHz PGA Gain = 6 dB $R_{EXT} = 1.43 \text{ k}\Omega$ ADC Input (Post PGA) = -8.0 dBFS $T_A = +25 \,^{\circ}\text{C}$ ## Typical Differential Non-Linearity (DNL) Test Conditions: $f_{IN} = 75 \text{ kHz}$ $f_{CLK} = 4.4 \text{ MHz}$ PGA Gain = 0 dB Near Full-Scale Input #### **Spurious Free Dynamic Range** Test Conditions: 10 MSPS, 5 V, 25 °C Low: $R_{EXT}{=}1.43~k\Omega$ @96 mA Med: $R_{EXT}$ =1.24 k $\Omega$ @109 mA High: $R_{EXT}$ =1 k $\Omega$ @129 mA SPT8100 8 # PACKAGE OUTLINE 44-Lead LQFP | | INCHES | | MILLIN | METERS | | | |--------|-----------|-------|--------|--------|--|--| | SYMBOL | MIN | MAX | MIN | MAX | | | | Α | 0.465 | 0.480 | 11.80 | 12.20 | | | | В | 0.390 | 0.398 | 9.90 | 10.10 | | | | С | 0.390 | 0.398 | 9.90 | 10.10 | | | | D | 0.465 | 0.480 | 11.80 | 12.20 | | | | E | 0.031 | | 0.0 | 0.08 | | | | F | 0.012 | 0.018 | 0.30 | 0.45 | | | | G | 0.053 | 0.057 | 1.35 | 1.45 | | | | Н | 0.002 | 0.006 | 0.05 | 0.15 | | | | I | 0.018 | 0.030 | 0.45 | 0.75 | | | | J | 0.039 typ | | 1.0 | typ | | | | K | 0–7° | | 0-7 | 70 | | | #### PIN ASSIGNMENTS #### PIN FUNCTIONS | Pin Name | Description | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | AGND | Analog ground | | DGND | Digital ground | | DV <sub>DD</sub> | Digital +5.0 V supply | | OGND | Ground for digital I/O | | $\overline{ODV_{DD}}$ | Digital outputs supply (+3.3/5 V) | | CLK | Master reference clock | | OE | Output enable (active high) | | D0-D15 | Data output bits; D0 is LSB; D15 is MSB | | OVR | Overrange indicator bit (active high) | | N/C | No connect | | GS[2:0] | 3-bit PGA gain setting control inputs | | AV <sub>DD</sub> | Analog +5.0 V supply | | RS | Resets internal state of chip (active low) | | RDY | Initialization in progress indicator; RDY goes low during reset initialization. Chip is ready for normal operation when RDY is high. | | BIAS <sub>C</sub> | External bias capacitor connection | | BIAS <sub>R</sub> | External bias resistor connection | | $V_{RT}, V_{RB}$ | ADC reference voltage outputs | | V <sub>CM</sub> | Common mode reference voltage output | | $\overline{V_{IN}+, V_{IN}-}$ | Analog inputs to the PGA | #### ORDERING INFORMATION | PART NUMBER | TEMPERATURE RANGE | PACKAGE | |-------------|-------------------|----------| | SPT8100SIT | −40 to +85 °C | 44L LQFP | Signal Processing Technologies, Inc. reserves the right to change products and specifications without notice. Permission is hereby expressly granted to copy this literature for informational purposes only. Copying this material for any other use is strictly prohibited. WARNING – LIFE SUPPORT APPLICATIONS POLICY – SPT products should not be used within Life Support Systems without the specific written consent of SPT. A Life Support System is a product or system intended to support or sustain life which, if it fails, can be reasonably expected to result in significant personal injury or death. Signal Processing Technologies believes that ultrasonic cleaning of its products may damage the wire bonding, leading to device failure. It is therefore not recommended, and exposure of a device to such a process will void the product warranty. SPT8100 10 5/12/00