# **ST7LUS5, ST7LU05, ST7LU09** 8-bit low cost, low pin-count MCU for automotive, with single voltage Flash memory, ADC, timers ## **Features** #### **Memories** - 1 to 2 Kbytes single voltage Flash program memory with readout protection, in-circuit and in-application programming (ICP and IAP), 10k write/erase cycles guaranteed, data retention 20 years - 128 bytes RAM - Up to 128 bytes data EEPROM, 300k write/erase cycles guaranteed, data retention 20 years ## Clock, reset and supply management - Internal low voltage supervisor (LVD) for reliable power-on/-off start-up procedures - Clock sources: Internal trimmable 8 MHz RC oscillator, internal low power, low frequency RC oscillator or external clock - 5 power saving modes: Halt, auto wake-up from halt, active halt, wait and slo ? ## Interrupt management - 5 external interrupt lines (on 5 vectors) ## I/O ports - 5 multiturational bidirectional n/O lines - fadditional output line - 5 alternate function lines - 5 high sin/r cumuts # SO8 150-mil (1) #### 2 timers - One 8-bit lite timer with prescaler including: watchdog 1 real-time base and 1 input capture - One 12-bit auto-reload times with output compare function and FWM. #### 4/D converter - 10-bit resciu′າດ.າ for 0 to V<sub>DD</sub> - 5 input channels #### Instruction set - 8-bit data manipulation - 63 basic instructions with illegal opcode detection - 17 main addressing modes - 8 x 8 unsigned multiply instruction #### **Development tools** - Full hardware/software development package - Debug module #### Table 1. Device summary | D evice | Flash program<br>memory | RAM/EEPROM | Peripherals | Operating voltage | CPU<br>frequency | Operating temp. | |---------|-------------------------|-----------------------------------|------------------------------------|-------------------------------|------------------|--------------------| | ST7LUS5 | 1 Kbyte | 128 bytes RAM/no EEPROM | Lite timer with | | | 4000 | | ST7LU05 | | 120 bytes HAM/110 EEI HOW | watchdog,<br>auto-reload | 3.0V to 5.5V | Up to 8 | -40°C to<br>+85°C/ | | ST7LU09 | 2 Kbytes | 128 bytes RAM/128 bytes<br>EEPROM | timer with 1<br>PWM,<br>10-bit ADC | @ f <sub>CPU</sub> = 8<br>MHz | MHz RC | -40°C to<br>125°C | <sup>1.</sup> DIP16 package available for development or tool prototyping purposes only. Not orderable in production quantities. # **Contents** | 1 | Desci | ription . | | 11 | |------|------------|-----------|--------------------------------------------|------| | 2 | Packa | age pind | out and device pin description | 12 | | 3 | Regis | ster and | memory map | 14 | | 4 | Flash | progra | m memory | 18 | | | 4.1 | Introduc | tion | 18 | | | 4.2 | Main fea | atures | 18 | | | 4.3 | Program | nming modes | 18 | | | | 4.3.1 | In-circuit programming (ICP) | . 18 | | | | 4.3.2 | In-application programming (IAP) | . 19 | | | 4.4 | ICC inte | erface | 19 | | | 4.5 | Memory | protection | 21 | | | | 4.5.1 | Readout protection | . 21 | | | | 452 | Flash write/erase protection | 21 | | | 4.6 | Registe | r description | 22 | | | | 4.6.1 | Flash เวาง่าol/status register (FCSR) | . 22 | | 5 | Centr | al proce | essing unit | 23 | | | 5.1 | !ntroduc | etion | 23 | | | 5.0 | | atures | | | 7/6 | <b>5.3</b> | | gisters | | | SO, | | 5.3.1 | Accumulator (A) | | | Ó | . 0 | 5.3.2 | Index registers (X and Y) | | | \( | | 5.3.3 | Program counter (PC) | | | nsol | | 5.3.4 | Condition code register (CC) | | | 03 | | 5.3.5 | Stack pointer (SP) | . 26 | | 6 | Supp | ly, reset | and clock management | 27 | | | 6.1 | Internal | RC oscillator adjustment | 27 | | | 6.2 | Registe | r description | 29 | | | | 6.2.1 | Main clock control/status register (MCCSR) | . 29 | | | | 6.2.2 | RC control register (RCCR) | . 29 | | | | | | | | | | 6.2.3 | System integrity (SI) control/status register (SICSR) | 30 | | | | | | |------|--------|-----------------------|-------------------------------------------------------|----|--|--|--|--|--| | | | 6.2.4 | Internal RC prescaler selection register (INTRCPRR) | 30 | | | | | | | | | 6.2.5 | Clock controller control/status register (CKCNTCSR) | 31 | | | | | | | | 6.3 | Reset se | equence manager (RSM) | 33 | | | | | | | | | 6.3.1 | Introduction | 33 | | | | | | | | | 6.3.2 | Asynchronous external RESET pin | 34 | | | | | | | | | 6.3.3 | External power-on reset | 34 | | | | | | | | | 6.3.4 | Internal low voltage detector (LVD) reset | 34 | | | | | | | | | 6.3.5 | Internal watchdog reset | 34 | | | | | | | | 6.4 | Register | 191 | 36 | | | | | | | | | 6.4.1 | Multiplexed I/O reset control register 1 (MUXCR1) | 36 | | | | | | | | | 6.4.2 | Multiplexed I/O reset control register 0 (MUXCR0) | | | | | | | | _ | | | 0,000 | | | | | | | | 7 | | • | | 37 | | | | | | | | 7.1 | | | 37 | | | | | | | | 7.2 | External | interrupts | 38 | | | | | | | | 7.3 | Peripheral interrupts | | | | | | | | | | | 7.3.1 | External interrupt control register 1 (EICR1) | 41 | | | | | | | | | 7.3.2 | External interrupt control register 2 (EICR2) | 41 | | | | | | | | 7.4 | System | integrity n.aagement (SI) | 42 | | | | | | | | | 7.4.1 | Low voltage detector (LVD) | 42 | | | | | | | | | 7.4.2 | 3 register description | 44 | | | | | | | _ | _ < | 260, | .16 | | | | | | | | 8 | Powe | | modes | 45 | | | | | | | 10 | 8.7 | Introduc | tion | 45 | | | | | | | c0// | 8.2 | Slow mo | de | 45 | | | | | | | 03 | 8.3 | Wait mo | de | 46 | | | | | | | ) ` | 8.4 | Active ha | alt and halt modes | 47 | | | | | | | | 0 | 8.4.1 | Active halt mode | 48 | | | | | | | 5 | | 8.4.2 | Halt mode | 49 | | | | | | | | 8.5 | Auto wal | ke-up from halt mode | 52 | | | | | | | | | 8.5.1 | Register description | 55 | | | | | | | | | | | | | | | | | | 9 | I/O po | rts | | 57 | | | | | | | | 9.1 | Introduc | tion | 57 | | | | | | | | 9.2 | Function | al description | 57 | | | | | | | | | | | | | | | | | | | | 9.2.1 | Input modes | |----------------|------|----------|---------------------------| | | | 9.2.2 | Output modes | | | | 9.2.3 | Alternate functions | | | 9.3 | Unused | d I/O pins | | | 9.4 | | wer modes | | | 9.5 | Interrup | ots61 | | | 9.6 | - | t implementation | | | | • | · | | 10 | On-c | hip peri | pherals | | | 10.1 | Lite tim | er | | | | 10.1.1 | Introduction | | | | 10.1.2 | Main features | | | | 10.1.3 | Functional description | | | | 10.1.4 | Low power modes | | | | 10.1.5 | Interrupts66 | | | | 10.1.6 | Register description | | | 10.2 | 12-bit a | Interrupts | | | | 10.2.1 | Introduction 69 | | | | 10.2.2 | Main features | | | | 10.2.3 | Function at description69 | | | | 10.2.4 | Low power modes71 | | | | 10.2.5 | านerrupts | | | | 10.2.3 | Register description | | | 10.3 | 10-bit A | A/D converter (ADC)77 | | | 6,10 | 10.3.1 | Introduction | | <sub>6</sub> 0 | | 10.3.2 | Main features | | 102 | | 10.3.3 | Functional description | | ) ` | 40 | 10.3.4 | Low power modes | | | 10, | 10.3.5 | Interrupts80 | | 1050 | | 10.3.6 | Register description | | | | | | | 11 | | | set | | | 11.1 | | dressing modes83 | | | | 11.1.1 | Inherent | | | | 11.1.2 | Immediate | | | | 11.1.3 | Direct | | | | 11.1.4 Direct indexed (no offset, short, long) | 86 | |-----|--------|----------------------------------------------------------|-----| | | | 11.1.5 Indirect (short, long) | 87 | | | | 11.1.6 Indirect indexed (short, long) | 87 | | | | 11.1.7 Relative mode (direct, indirect) | 88 | | | 11.2 | Instruction groups | 88 | | | | 11.2.1 Illegal opcode reset | 89 | | 12 | Electi | rical characteristics | 92 | | | 12.1 | Parameter conditions | 92 | | | | 12.1.1 Minimum and maximum values | | | | | 12.1.2 Typical values | 92 | | | | 12.1.3 Typical curves | 92 | | | | 12.1.4 Loading capacitor | 92 | | | | 12.1.5 Pin input voltage | | | | 12.2 | Absolute maximum ratings | 93 | | | 12.3 | Operating conditions | 94 | | | | | | | | 12.4 | Supply current characteris ics | 98 | | | 12.5 | | | | | 12.6 | Memory characteristics | 101 | | | 12.7 | EMC (electromagnetic compatibility) characteristics | 102 | | | | 12.7 1 Functional EMS (electromagnetic susceptibility) | 102 | | | < | 12.7.2 Electromagnetic interference (EMI) | 104 | | | ×6 | i2.7.3 Absolute maximum ratings (electrical sensitivity) | 104 | | | 12.8 | I/O port pin characteristics | 106 | | 200 | 12.9 | Control pin characteristics | 111 | | Ö | 12.10 | 10-bit ADC characteristics | 113 | | 13 | Packa | age characteristics | 115 | | 5 | 13.1 | ECOPACK® | 115 | | ) \ | 13.2 | Package mechanical data | 115 | | | 13.3 | Thermal characteristics | | | | 13.4 | Soldering compatibility | | | 14 | Devic | ee configuration and ordering information | 118 | | | 14.1 | Flash d | evices 118 | |----------------|------|----------|---------------------------------------------------| | | | 14.1.1 | Flash configuration118 | | | | 14.1.2 | Flash ordering information | | | 14.2 | Develo | oment tools 121 | | | | 14.2.1 | Starter kits | | | | 14.2.2 | Development and debugging tools | | | | 14.2.3 | Programming tools | | | | 14.2.4 | Order codes for development and programming tools | | | 14.3 | ST7 ap | plication notes | | 15 | Revi | sion his | tory | | Obsol<br>Obsol | ete | Pro | plication notes | # List of tables | Table 1. | Device summary | 1 | |------------|--------------------------------------------------------|------| | Table 2. | Device pin description | . 13 | | Table 3. | Hardware register map | . 16 | | Table 4. | Flash register map and reset values | . 22 | | Table 5. | CC register description | | | Table 6. | RCCR calibration values | . 27 | | Table 7. | MCCSR register description | . 29 | | Table 8. | RCCR register description | . 29 | | Table 9. | SICSR register description | . 30 | | Table 10. | INTRCPRR register description | . 30 | | Table 11. | CKCNTCSR register description | . 31 | | Table 12. | Clock register map and reset values | . 31 | | Table 13. | MUXCRx register description | | | Table 14. | Multiplexed I/O register map and reset values | . 36 | | Table 15. | Interrupt mapping | . 40 | | Table 16. | EICR1 register description | . 41 | | Table 17. | EICR2 register description | . 41 | | Table 18. | Interrupt sensitivity bits | . 42 | | Table 19. | SICSR register description | . 44 | | Table 20. | System integrity register map and reset values | . 44 | | Table 21. | LTC/ATC low power mode selection | . 47 | | Table 22. | AWUCSR register description | . 55 | | Table 23. | AWUPR register description | . 56 | | Table 24. | AWUPR division factors | . 56 | | Table 25. | AWU register map and recei values | . 56 | | Table 26. | I/O output mode selection | . 58 | | Table 27. | I/O port mode option: | . 60 | | Table 28. | I/O port configurations | . 60 | | Table 29. | Effect of on youver modes on I/O ports | . 61 | | Table 30. | I/O port interrupt control/wake-up capability | . 61 | | Table 31. | Pcn configuration | . 62 | | Table 32. | が port register map and reset values | . 62 | | Table 33. | Laffect of low power modes on lite timer | . 66 | | Table 34. | Lite timer interrupt control/wake-up capability | . 66 | | ັ ahle 35. | LTCSR register description | . 67 | | Table 36. | LTICR register description | . 68 | | Table 37. | Lite timer register map and reset values | | | Table 38. | Effect of low power modes onthe auto-reload timer | . 71 | | Table 39. | Auto-reload timer interrupt control/wake-up capability | . 72 | | Table 40. | ATCSR register description | | | Table 41. | CNTR high and low counter descriptions | . 73 | | Table 42. | ATR high and low register descriptions | | | Table 43. | DCR0 high and low register descriptions | | | Table 44. | PWM0CSR register description | . 75 | | Table 45. | PWMCR register description | . 76 | | Table 46. | Register map and reset values | . 76 | | Table 47. | Effect of low power modes on ADC | . 80 | | Table 48. | ADCCSR register description | . 80 | ## List of tables | Table 49. | ADCDRH register description | . 81 | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Table 50. | ADCDRL register description | . 81 | | Table 51. | ADC clock speed configuration | . 82 | | Table 52. | ADC register map and reset values | . 82 | | Table 53. | Addressing mode groups | . 83 | | Table 54. | ST7 addressing mode overview | . 84 | | Table 55. | Inherent instructions | . 85 | | Table 56. | Immediate instructions | | | Table 57. | Instructions supporting direct, indexed, indirect and indirect indexed addressing modes | . 87 | | Table 58. | Available relative direct/indirect instructions | . 88 | | Table 59. | Instruction groups | . 88 | | Table 60. | Instruction set overview | . 90 | | Table 61. | Voltage characteristics | . 93 | | Table 62. | Current characteristics | | | Table 63. | Thermal characteristics | . 94 | | Table 64. | General operating conditions | . 94 | | Table 65. | Operating conditions with low voltage detector (LVD) | . 95 | | Table 66. | Internal RC oscillator calibrated at 5.0V | . 96 | | Table 67. | Internal RC oscillator calibrated at 3.3V | . 96 | | Table 68. | Internal RC oscillator calibrated at 3.3V | . 98 | | Table 69. | On-chip peripherals | 100 | | Table 70. | General timings | 101 | | Table 71. | Auto wake-up RC oscillator | 101 | | Table 72. | On-chip peripherals General timings. Auto wake-up RC oscillator RAM and hardware registers Flash program memory. FERBOM memory (STZELLIO9 only) | 101 | | Table 73. | Flash program memory | 101 | | Table 74. | | 102 | | Table 75. | EMS test results | 103 | | Table 76. | EMI emissions | 104 | | Table 77. | Absolute maximum ratir gs | 104 | | Table 78. | Latch-up results | 105 | | Table 79. | General characteristics | 106 | | Table 80. | Output driving surrent | 107 | | Table 81. | Asynchic nauc RESET pin | 111 | | Table 82. | 10-bit - OC characteristics | | | Table 83. | ALIC accuracy with VDD = 4.5V to 5.5V | | | Table 84. | ACC accuracy with VDD = 3.0V to 3.6V | | | Table S5. | მ-pin plastic small outline package, 150-mil width, mechanical data | | | Table 88. | 8-pin plastic small outline package, 150-mil width, mechanical data | 116 | | Tanie 87. | Thermal characteristics | | | Table 88. | Soldering compatibility (wave and reflow soldering process) | | | Table 89. | Flash option bytes | | | Table 90. | Option byte 0 bit description | | | Table 91. | Option byte 1 bit description | | | Table 92. | Flash user programmable device types | | | Table 93. | Development and programming tool order codes for the ST7LUxx family | | | Table 94. | Document revision history | 123 | # **List of figures** | Figure 1. | General block diagram | 11 | |--------------------------|-------------------------------------------------------------------------------------------|-------| | Figure 2. | 8-pin SO package pinout | 12 | | Figure 3. | 16-pin DIP package pinout | 12 | | Figure 4. | Memory map (ST7LUS5) | 14 | | Figure 5. | Memory map (ST7LU05 and ST7LU09) | 15 | | Figure 6. | Typical ICC interface | 20 | | Figure 7. | CPU registers | 24 | | Figure 8. | Stack manipulation example | 26 | | Figure 9. | Clock switching | | | Figure 10. | Clock management block diagram | | | Figure 11. | Reset block diagram | . 33 | | Figure 12. | Reset sequence phases | | | Figure 13. | Reset sequences | | | Figure 14. | Interrupt processing flowchart | 39 | | Figure 15. | Low voltage detector vs. reset | . 43 | | Figure 16. | Reset and supply management block diagram | . 43 | | Figure 17. | Power saving mode transitions | 45 | | Figure 18. | Slow mode clock transition | 46 | | Figure 19. | Wait mode flowchart | 47 | | Figure 20. | Active halt timing overview | 48 | | Figure 21. | Active halt mode flowchart | . 49 | | Figure 22. | Halt timing overview | 50 | | Figure 23. | Halt mode flowchart | 51 | | Figure 24. | AWUFH mode block diagram | . 52 | | Figure 25. | AWUF halt timing diagran | . 53 | | Figure 26. | AWUFH mode flowch art. | . 54 | | Figure 27. | I/O port general block diagram | 59 | | Figure 28. | Interrupt I/O poilt state transitions | | | Figure 29. | Lite timer block diagram | | | Figure 30. | Watch of thing diagram | | | Figure 31. | Inrot capture timing diagram | | | Figure 32. | Elock diagram | | | Figure 35 | ?WM function | | | Figure 34. | PWM signal example | | | <sup>r</sup> igure 35. | ADC block diagram | | | Figure 36. | Pin loading conditions. | | | Figure 37. | Pin input voltage | | | | fCLKIN maximum operating frequency versus V <sub>DD</sub> supply voltage | | | Figure 39. | Internal RC oscillator frequency vs. temperature (RCCR = RCCR0) at V <sub>DD</sub> = 5.0V | | | Figure 40. | Internal RC oscillator frequency vs. temperature (RCCR = RCCR1) at $V_{DD} = 3.3V \dots$ | | | Figure 41. | Typical I <sub>DD</sub> in run mode vs. f <sub>CPU</sub> | | | Figure 41. | Typical I <sub>DD</sub> in slow mode vs. f <sub>CPU</sub> | | | Figure 43. | Typical I <sub>DD</sub> in wait mode vs. f <sub>CPU</sub> | | | Figure 44. | Typical I <sub>DD</sub> in slow wait mode vs. f <sub>CPU</sub> | | | Figure 44. | Typical IDD vs. temperature at $V_{DD} = 5 \text{ V}$ and $f_{CPU} = 8 \text{ MHz}$ | | | Figure 45. | Two typical applications with unused I/O pin | | | • | | | | Figure 47.<br>Figure 48. | Typical $I_{PU}$ vs. $V_{DD}$ with $V_{IN} = V_{SS}$ | 107 | | FIGUIE 40. | I YPICAI Y∩I AL Y∩D = 3.3Y (SLAIIUAIU PIIIS) | . 10/ | | Figure 49. Figure 50. Figure 51. Figure 52. Figure 53. Figure 54. Figure 55. Figure 56. Figure 57. Figure 58. Figure 59. Figure 60. | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | |-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | Figure 60. | ADC accuracy characteristics | | Figure 61.<br>Figure 62. | 16-pin plastic small outline package, 150-mil width | | | 16-pin plastic dual in-line package, 300-mil width | | | | | Obsole<br>Obsole | ate Product(s) | ## 1 Description The ST7LUxx devices are members of the ST7 microcontroller family designed for mid-range automotive applications running from 3 to 5.5V. All ST7 devices are based on a common industry-standard 8-bit core, featuring an enhanced instruction set and are available with Flash or preprogramed memory. The ST7 family architecture offers both power and flexibility to software developers, enabling the design of highly efficient and compact application code. The on-chip peripherals include an A/D converter, a lite timer and and an auto-reload timer. For power economy, the microcontroller can switch dynamically into halt, auto wake-up from halt, active halt, wait, or slow mode when the application is in idle or standby state. The devices feature an on-chip debug module (DM) to support in-circuit debugging (ICD). For a description of the DM registers, refer to the *ST7 ICC Protocol Reference Manual*. Typical applications include: - All types of car body applications such as window lift, DC motor control surroot - Remote keyless entry (RKE) - Safety microcontroller (sub-MCU) Figure 1. General block diagram 1. Optional on certain devices #### Package pinout and device pin description 2 Figure 2. 8-pin SO package pinout 16-pin DIP package pinout<sup>(a)</sup> Figure 3. 1. Must be tied to ground The differences between 16-pin and 8-pin packages are listed below: - 1. The ICC signals (ICCCLK and ICCDATA) are mapped on dedicated pins. - 2. The reset signal is mapped on a dedicated pin. It is not multiplexed with PA3. - 3. PA3 pin is always configured as output. Any change on multiplexed IO reset control registers (MUXCR1 and MUXCR2) will have no effect on PA3 functionality. Refer to Section 4.6: Register description. a. For development or tool prototyping purposes only. Package not orderable in production quantities. Table 2. Device pin description<sup>(1)</sup> | Pin | | _ | Le | vel | Port / Control | | | | | | Function | | | |-----|--------------------------------|---------------------|----------------------|-----------------------|----------------------|-----|-----|-----------------------|----|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | £(3) | ut <sup>(4)</sup> | Input <sup>(5)</sup> | | | Output <sup>(6)</sup> | | Main | | | | | No. | Name | Type <sup>(2)</sup> | Input <sup>(3)</sup> | Output <sup>(4)</sup> | float | wpu | int | ana | ОО | РР | (after reset) | Alternate | | | 1 | V <sub>DD</sub> <sup>(7)</sup> | S | | | | | | | | | Main pov | wer supply | | | 2 | PA5/AIN4/CLKIN | I/O | C <sub>T</sub> | HS | X | ei | 4 | Х | х | Х | Port A5 | Analog input 4 or external clock input | | | 3 | PA4/AIN3/MCO | I/O | СТ | HS | х | ei | 3 | Х | х | Х | Port A4 | Analog input 3 or main clock output | | | 4 | PA3/RESET <sup>(8)</sup> | 0 | | | | X | | | Х | Х | Port A3 | Reset <sup>(8)</sup> | | | 5 | PA2/AIN2/LTIC | I/O | C <sub>T</sub> | HS | X | ei | 2 | X | Х | Х | Port A2 | Analog input 2 or he timer input capture | | | 6 | PA1/AIN1/ICCCLK | I/O | C <sub>T</sub> | HS | x | ei | 1 | × | × | × | Port 21 | Analog ir ou 1 or in-circuit com n un cation clock Caution: During normal operation this pin must be pulled-up, internally or externally (external pull-up of 10k mandatory in noisy environment). | | | 7 | PA0/AIN0/ATPWM/ICCDATA | I/O | C <sub>T</sub> | HS | x | ei | 0 | x | х | Х | Port A0 | Analog input 0 or auto-reload timer PWM or in-circuit communication data | | | 8 | V <sub>SS</sub> <sup>(7)</sup> | S | X | | 9 | | | | S | O. | Ground | | | - 1. The reset configuration of each pin is 3 own in bold which is valid as long as the device is in reset state. - 2. Type: I = input, O = output, S = $su_k v_{iy}$ - 3. In/Output level: $C_T = CMCS$ 0.: $V_{DD}/0.7V_{DD}$ with input trigger - 4. Output level: HS = h an sink (on N-buffer only) - 5. Input: float = flcat.ng, wpu = weak pull-up, int = interrupt, ana = analog - 6. Outpu': CD = open drain, PP = push-pull - 7. It is mandatory to connect all available $V_{DD}$ and $V_{DDA}$ pins to the supply voltage and all $V_{SSA}$ pins to ground. - 8. Àut r a reset, the multiplexed PA3/RESET pin will act as RESET. To configure this pin as output (Port A3), write 55h to NUXCR0 and AAh to MUXCR1. For further details, please refer to Section 6.4: Register description on page 42. #### 3 Register and memory map As shown in Figure 6 and Figure 8, the MCU is capable of addressing 64 Kbytes of memories and I/O registers. The available memory locations consist of 128 bytes of register locations, 128 bytes of RAM and 1 Kbyte or 2 Kbytes of user program memory. The RAM space includes up to 64 bytes for the stack from 00C0h to 00FFh. The highest address bytes contain the user reset and interrupt vectors. The Flash memory contains two sectors (see Figure 6 and Figure 8) mapped in the upper part of the ST7 addressing space whereas the reset and interrupt vectors are located in Sector 0 (FE00h-FFFFh for the ST7LUS5 and FA01h-FFFFh for the ST7LU05/ST7LU09). The size of Flash sector 0 and other device options are configurable by the option bytes. Memory locations marked as "Reserved" must never be accessed. Accessing a reserved Caution: area can have unpredictable effects on the device. Figure 4. Memory map (ST7LUS5) - DEE0h, DEE1h, DEE2h and DEE3h addresses are located in a reserved area but are special bytes containing also the RC calibration values which are read-accessible only in user mode. If all the EEPROM data or Flash space (including the RC calibration values locations) has been erased (after the readout protection removal), then the RC calibration values can still be obtained through these addresses. - Size configurable by option byte Figure 5. Memory map (ST7LU05 and ST7LU09) - 1. ST7LU09 only; area reserved in ST7L \u05 - t E3 ...e read-a ...l )h > ) has bee yn "ese addresse ... b / Cption byte DEE0h, DEE1h, DEE2h and DEE3 addresses are located in a reserved area but are special bytes containing also the RC calibration values which are read-accessible only in user mode. If all the EEPROM data or Flash space (including the RC calibration values locations) has been erased (after the readout protection removal), then the RC calibration values can still be obtained through "lese addresses. Table 3. Hardware register map<sup>(1)</sup> | Address | Block | Register label | Reset status | Remarks | | | | | | |-------------------------------------------------------------|--------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------|--|--|--|--| | 0000h<br>0001h<br>0002h | Port A | PADR<br>PADDR<br>PAOR | Port A data register Port A data direction register Port A option register | 00h <sup>(2)</sup><br>08h<br>02h <sup>(3)</sup> | R/W<br>R/W<br>R/W | | | | | | 0003h-000Ah | | | Reserved area (8 bytes) | erved area (8 bytes) | | | | | | | 000Bh<br>000Ch | Lite<br>timer | LTCSR<br>LTICR | Lite timer control/status register<br>Lite timer input capture register | 0xh<br>00h | R/W<br>Read Only | | | | | | 000Dh<br>000Eh<br>000Fh<br>0010h<br>0011h<br>0012h<br>0013h | Auto-<br>reload<br>timer | ATCSR<br>CNTRH<br>CNTRL<br>ATRH<br>ATRL<br>PWMCR<br>PWMOCSR | Timer control/status register Counter register high Counter register low Auto-reload register high Auto-reload register low PWM output control register PWM 0 control/status register | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>Read Only<br>Read Only<br>R/W<br>R/W<br>R/W | | | | | | 0014h to<br>0016h | | | Reserved area (3 bytes) | 00 | 19) | | | | | | 0017h<br>0018h | Auto-<br>reload<br>timer | DCR0H<br>DCR0L | 00h<br>00h | R/W<br>R/W | | | | | | | 0019h to<br>002Eh | | | Reserved area (22 bytes) | (0) | | | | | | | 0002Fh | Flash | FCSR | 00h | R/W | | | | | | | 0030h to<br>0033h | | ( | Reserved area (4 bytes) | | | | | | | | 0034h<br>0035h<br>0036h | ADC | ADCCSFI<br>AECDEH<br>ADCDFIL | A/D control status register A/D data register high A/D data register low | 00h<br>xxh<br>00h | R/W<br>Read Only<br>R/W | | | | | | 0037h | 170 | EICR1 | External interrupt control register 1 | 00h | R/W | | | | | | 0038h | MCC | MCCSR | Main clock control/status register | 00h | R/W | | | | | | 0039h<br>0024h | Clock and reset | RCCR<br>SICSR | RC oscillator control register<br>System integrity control/status register | FFh<br>0000 0x00b | R/W<br>R/W | | | | | | 003ьn to<br>003Ch | 61 | | Reserved area (2 bytes) | | | | | | | | 003Dh | ITC | EICR2 | External interrupt control register 2 | 00h | R/W | | | | | | 003Eh | RC<br>prescaler | INTRCPRR | Internal RC prescaler selection register | 03h | R/W | | | | | | 003Fh | Clock<br>controller | CKCNTCSR | Clock controller control/status register | 09h | R/W | | | | | | 0040h to<br>0046h | | | Reserved area (7 bytes) | | | | | | | | 0047h<br>0048h | MuxIO-<br>reset | MUXCR0<br>MUXCR1 | Mux IO-reset control register 0 Mux IO-reset control register 1 | 00h<br>00h | R/W<br>R/W | | | | | | 0049h<br>004Ah | AWU | AWUPR<br>AWUCSR | AWU prescaler register awu Control/Status Register | FFh<br>00h | R/W<br>R/W | | | | | Hardware register map<sup>(1)</sup> (continued) Table 3. | | | Block | Register label | Register name | Reset status | Remark | |------|---------------------------------|-----------------------------------|---------------------------------------------|--------------------------------------------------------------------|---------------------|-------------| | | 004Bh | | DMCR | DM control register | 00h | R/W<br>R/W | | | 004Ch<br>004Dh | (4) | DMSR<br>DMBK1H | DM status register DM breakpoint register 1 high | 00h<br>00h | R/W | | | 004Eh | DM <sup>(4)</sup> | DMBK1L | DM breakpoint register 1 low | 00h | R/W | | | 004Fh | | DMBK2H | DM breakpoint register 2 high | 00h | R/W | | | 0050h | | DMBK2L | DM breakpoint register 2 low | 00h | R/W | | | 0051h to<br>007Fh | | | Reserved area (47 bytes) | | | | | x = undefined, | | | | | | | 2. | The contents on I/O pins are re | of the I/O port<br>turned instead | DR registers are re<br>I of the DR register | eadable only in output configuration. In input conformation. | nfiguration, the va | lues of the | | | | | | always keep their reset value. | _* | | | 4. I | For a descripti | on of the DM | registers, see the S | ST7 ICC Protocol Reference Manual. | 1,10 | | | | | | | | 0,0 | | | | | | | | (0) | 10 | | | | | | | 4 | (5) | | | | | | .0. | , C | | | | | | | 18/10 | AUIO | | | | | | | | 00, | | | | | | | . 50' 0' | | | | | | | | | | | | | | | | | | | | | | | | 0, 46, | | | | | | | | lete. | | | | | | | . ( ( | s) olete | | | | | | | | s) obsolete | | | | | | | ,,,ctl | always keep their reset value. ST7 ICC Protocol Reference Manual. | | | | | | | ducil | s) Obsolete | | | | | | | oducil | s) Obsolete | | | | | | DY. | oducil | s) Obsolete | | | | | <b>A</b> | e Pr | oducil | s) Obsolete i | | | | | | e Pr | oducil | s) Obsolete i | | | | | | ePr | oductl | s) Obsolete i | | | | | 50/ei | e Pr | oducil | s) Obsolete | | | | | solei | e Pr | oducil | s) Obsolete i | | | | 0 | solei | e Pr | oducil | s) Obsolete i | | | | 0 | solet | e Pri | oducil | s) Obsolete i | | | | 0 | solet | e Pri | oducil | s) Obsolete i | | | | 0 | solei | e Pri | oducil | s) Obsolete i | | | | 0,0 | solet | e Pri | oducil | s) Obsolete i | | | | 0 | solei | e Pri | oducil | s) Obsolete i | | | | 0 | solet | e Pri | oducil | s) Obsolete i | | | | | solet | e Pri | oducil | s) Obsolete i | | | - x = undefined, R/W = read/write ## 4 Flash program memory ## 4.1 Introduction The ST7 single voltage extended Flash (XFlash) is a non-volatile memory that can be electrically erased and programmed either on a byte-by-byte basis or up to 32 bytes in parallel. The XFlash devices can be programmed off-board (plugged in a programming tool) or on-board using in-circuit programming or in-application programming. The array matrix organization allows each sector to be erased and reprogrammed without affecting other sectors. ## 4.2 Main features - ICP (in-circuit programming) - IAP (in-application programming) - ICT (in-circuit testing) for downloading and executing, aser application test patterns in RAM - Sector 0 size configurable by option byte - Readout and write protection ## 4.3 Programming modes The ST7 can be programmed in three different ways: - Insertion in a programming tool In this mode, Flash sectors 0 and 1 and option byte row can be programmed or erased. - In-circuit p ogramming In this mode, Flash sectors 0 and 1 and option byte row can be programmed or erased without removing the device from the application board. - In-application programming In this mode, sector 1 can be programmed or erased without removing the device from the application board and while the application is running. ## (ICP) In-circuit programming ICP uses a protocol called ICC (in-circuit communication) which allows an ST7 plugged on a printed circuit board (PCB) to communicate with an external programming device connected via cable. ICP is performed in three steps: - Switch the ST7 to ICC mode (in-circuit communications). This is done by driving a specific signal sequence on the ICCCLK/DATA pins while the RESET pin is pulled low. When the ST7 enters ICC mode, it fetches a specific reset vector which points to the ST7 System Memory containing the ICC protocol routine. This routine enables the ST7 to receive bytes from the ICC interface. - 2. Download ICP driver code in RAM from the ICCDATA pin - 3. Execute ICP driver code in RAM to program the Flash memory Depending on the ICP driver code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection of the serial communication interface for downloading). ## 4.3.2 In-application programming (IAP) This mode uses an IAP driver program previously programmed in Sector 0 by the user (in ICP mode). This mode is fully controlled by user software. This allows it to be adapted to the user application (user-defined strategy for entering programming mode or choice of communications protocol used to fetch the data to be stored, etc.). IAP mode can be used to program any memory areas except Sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation ## 4.4 ICC interface ICP needs a minimum of 4 and up to 6 pins to be connected to the programming tool. These pins are: RESET: Device reset V<sub>SS</sub>: Device power supply ground ICCCLK: ICC output serial clock pin<sup>(b)</sup> ICCDATA: ICC input serial data pin CLKIN: Main clock input for exte nal source Application board power supply<sup>(c)</sup> b. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the programming tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to be implemented in case another device forces the signal. Refer to the programming tool documentation for recommended resistor values. c. The use of Pin 7 of the ICC connector depends on the programming tool architecture. This pin must be connected when using most ST programming tools (it is used to monitor the application power supply). Please refer to the programming tool manual. Figure 6. Typical ICC interface - 1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the programming tool is plugged to the board, even if an ICC session is action, progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to be implemented in case another device forces the signal. Refer to he programming tool documentation for recommended resistor values. - 2. During the ICP session, the programming tool must cor..rol the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit in it drives more than 5mA at high level (push pull output or pull-up resistor<1K). A schottky diode can be used to isolate the application reset circuit in this case. When using a classical RC network with R>1K or a reset management IC with open drain output and pull-up resistor>1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session. - 3. The use of Pin 7 of the ICC connector \*lepends on the programming tool architecture. This pin must be connected when using most ST programming tool is the used to monitor the application power supply). Please refer to the programming tool manual. - 4. Pin 9 has to be conifected to the CLKIN pin of the ST7 when ICC mode is selected with option bytes disabled (35-pulse ICC entry mode). When continuous are enabled (38-pulse ICC entry mode), the internal RC clock (internal RC or AWU RC) is forced. If internal RC is selected in the option byte, the internal RC is provided. If AWU RC or external clock is selected, the AWU RC oscillator is provided. - 5. A serial resistor must be connected to ICC connector pin 6 in order to prevent contention on PA3/RESET pin. Contention may over real at tool forces a state on RESET pin while PA3 pin forces the opposite state in output mode. The resistor value is defined to limit the current below 2mA at 5V. If PA3 is used as output push-pull, then the application must be switched off to allow the tool to take control of the RESET pin (PA3). To allow the programming tool to drive the RESET pin below V<sub>IL</sub>, special care must also be taken when a pull-up is placed on PA3 for application reasons. Caution: During normal operation, the ICCCLK pin must be pulled up, internally or externally (external pull-up of 10k mandatory in noisy environment). This is to avoid entering ICC mode unexpectedly during a reset. In the application, even if the pin is configured as output, any reset will put it back in input pull-up. ## 4.5 Memory protection There are two different types of memory protection: readout protection and write/erase protection, either of which can be applied individually. ## 4.5.1 Readout protection Readout protection, when selected provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller. Program memory is protected. In Flash devices, this protection is removed by reprogramming the option. In this case, program memory is automatically erased, and the device can be reprogrammed. Readout protection selection depends on the device type: - In Flash devices it is enabled and removed through the FMP\_R bit in the colion byte. - In ROM devices it is enabled by mask option specified in the Option List. ## 4.5.2 Flash write/erase protection Write/erase protection, when set, makes it impossible to coth overwrite and erase program memory. Its purpose is to provide advanced security to applications and prevent any change being made to the memory content. Warning: Once set, write/erace protection can never be removed. A write-protected Flash device is no longer reprogrammable. Write/erase protection is enabled through the FMP\_W bit in the option byte. #### Related documentation For details on Flash programming and ICC protocol, refer to the ST7 Flash Programming Reference Manual and to the ST7 ICC Protocol Reference Manual. #### **Register description** 4.6 #### 4.6.1 Flash control/status register (FCSR) 1st RASS Key: 0101 0110 (56h) 2nd RASS Key: 1010 1110 (AEh) Note: This register is reserved for programming using ICP, IAP or other programming networks. It controls the XFlash programming and erasing operations. When an EPB or another programming tool is used (in socket or ICP mode), the RASS keys are sent automatically. Flash register map and reset values Table 4. | Address (Hex.) Register label 7 6 5 4 3 2 1 0 002Fh FCSR<br>Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0< | Address (Hex.) Register label 7 6 5 4 3 2 1 0 002Fh FCSR Reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0< | Address (Hex.) Register label 7 6 5 4 3 2 1 0 002Fb FCSR OPT LAT PGM | Table 4. Fla | Table 4. Flash register map and reset value | | | | | ies . C | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------|---|-----|-----|---|---------|---|---|---| | Reset value 0 0 0 0 0 0 0 | Reset value 0 0 0 0 0 0 0 0 | Reset value 0 0 0 0 0 0 0 | | 1 | | | | 4 | 3 | 2 | 1 | 0 | | ie Produci(s) Obsolete | te Product(s) Obsolete te Product(s) | te Product(s) Obsolete | 002Fh | | 0 | 0 | 0 | 0 | 0 | | | | | te Product(s) Obs | te blognici(e) obs | te Producite). Obs | | Reset value | | 0 | 0 | 0 | 0 | | | | | te Product(s) | te Product(s) | te Product(s) | | incile) | | )De | ,01 | | | | | | | Stodillo | te Produce | ste Produle | " Pro | cile | | | | | | | | | | | Ke K | te Principal de la company | eite | 900 | | | | | | | | | | | | | | | | | | | | | | | #### Central processing unit 5 #### 5.1 Introduction This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8bit data manipulation. #### 5.2 Main features - 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes - Two 8-bit index registers - 16-bit stack pointer - Low power modes - Maskable hardware interrupts - Non-maskable software interrupt #### 5.3 **CPU** registers ete Producile The six CPU registers shown in Figure 10 are not present in the memory mapping and are accessed by specific instructions. #### 5.3.1 Accumulator (A) The Accumulato: is an S-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. #### 5.3.2 Index registers (X and Y) in indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation (the cross-assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register). The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack). ## **Program counter (PC)** The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (program counter low which is the LSB) and PCH (program counter high which is the MSB). Figure 7. CPU registers ## 5.3.4 Condition code register (CC) The 8-มีเ condition code register contains the interrupt mask and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH ลาน POP instructions. These bits can be individually tested and/or controlled by specific instructions. Table 5. CC register description Bit Name 7:5 - Reserved, must remain | Bit | Name | Function | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | - | Reserved, must remain set. | | 4 | н | Half carry This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instruction. It is reset by hardware during the same instructions. 0: No half carry has occurred. 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. | Table 5. CC register description (continued) | Γ | Table 5. | | CC register description (continued) | | | | | |------------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Bit | Name | Function | | | | | | | З | - | Interrupt mask This bit is set by hardware when entering in interrupt or by software to disable all interrupts except the TRAP software interrupt. This bit is cleared by software. 0: Interrupts are enabled. 1: Interrupts are disabled. This bit is controlled by the RIM, SIM and IRET instructions and is tested by the JRM and JRNM instructions. Note: Interrupts requested while I is set are latched and can be processed when I is cleared. By default an interrupt routine is not interruptible because the I bit is set by hardware at the start of the routine and reset by the IRET instruction at the end of the routine. If the I bit is cleared by software in the interrupt routine, pending interrupts are serviced regardless of the priority level of the current interrupt routine. | | | | | | | 2 | N | This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the 7th bit of the result. 0: The result of the last operation is positive or null. 1: The result of the last operation is negative (that is the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. | | | | | | | 1 | Z | This bit is set and cleared by hard were. This bit indicates that the result of the last arithmetic, logical or data meniouration is zero. 0: The result of the last operation is different from zero. 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. | | | | | | 10 | 0 | c | Carry/borrow This bit is set and cleared by hardware and software. It indicates an overflow or an uniterflow has occurred during the last arithmetic operation. No overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. | | | | | | Obsole<br>Obsole | , (8 | P | | | | | | ## 5.3.5 Stack pointer (SP) The stack pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see *Figure 11*). Since the stack is 64 bytes deep, the 10 most significant bits are forced by hardware. Following an MCU reset, or after a reset stack pointer (RSP) instruction, the stack pointer contains its reset value (the SP5 to SP0 bits are set) which is the stack higher address. The stack pointer least significant byte, called "S", can be directly accessed by a load (LD) instruction. Note: When the lower limit is exceeded, the stack pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in *Figure 11*. - When an interrupt is received, the SP is decremented and the context is pushed on the stack. - On return from interrupt, the SP is incremented and the context is popped from the stack A subroutine call occupies two locations and an interrupt five locations in the stack area. ## 6 Supply, reset and clock management The device includes a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. ### **Main features** - Clock management - 8 MHz internal RC oscillator (enabled by option byte) - External clock input (enabled by option byte) - Reset Sequence Manager (RSM) - System integrity management (SI) Main supply low voltage detection (LVD) with reset generation (enabled by option byte) ## 6.1 Internal RC oscillator adjustment The ST7 contains an internal RC oscillator with a specific accuracy for a given device, temperature and voltage. It can be selected as the start up clock through the CKSEL[1:0] option bits (see *Section 14.1 on page 131*). It must be calibrated to obtain the frequency required in the application. This is done by software writing a 10-bit calibration value in the RCCR (RC control register) and in the bits [6.5] in the SICSR (SI control status register). Whenever the microcontroller is rese', the RCCR returns to its default value (FFh), that is, each time the device is reset, the calibration value must be loaded in the RCCR. Predefined calibration values are stored in Flash memory for 3.3 and 5V $V_{DD}$ supply voltages at $T_{Amax}$ , as shown in the following $Table \ \mathcal{C}$ . | Table 6 | D C C D | halibration | voluce | |---------|---------|-------------|--------| | | | | | | RCCR | Conditions | ST7LUxx address | |---------|---------------------------------------------------------|-------------------------------------| | RCCP110 | V = 5V T = f = 0 MH→(1) | DEE0h <sup>(2)</sup> (CR[9:2] bits) | | P.CCRL0 | $V_{DD} = 5V, T_{Amax}, f_{RC} = 8 MHz^{(1)}$ | DEE1h <sup>(2)</sup> (CR[1:0] bits) | | RCCRH1 | V - 2 2V T f - 9 MHz(1) | DEE2h <sup>(2)</sup> (CR[9:2] bits) | | RCCRL1 | $V_{DD} = 3.3V, T_{Amax}, f_{RC} = 8 \text{ MHz}^{(1)}$ | DEE3h <sup>(2)</sup> (CR[1:0] bits) | - 1. xxRCCR0 and RCCR1 calibrated within these conditions in order to reach RC accuracy as mentionned in Table 65: General operating conditions on page 104 - DEE0h, DEE1h, DEE2h and DEE3h are located in a reserved area but are special bytes containing also the RC calibration values which are read-accessible only in user mode. If all the Flash space (including the RC calibration value locations) has been erased (after the readout protection removal), then the RC calibration values can still be obtained through these two addresses. In ICC mode, the internal RC oscillator is forced as a clock source, regardless of the selection in the option byte. Refer to Note 5 in Section 4.4 for further details. - 2 See Chapter 12: Electrical characteristics on page 102 for more information on the frequency and accuracy of the RC oscillator. - 3 To improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the $V_{DD}$ and $V_{SS}$ pins as close as possible to the ST7 device. #### Caution: If the voltage or temperature conditions change in the application, the frequency may need to be recalibrated. Refer to application note AN2326 for information on how to calibrate the RC frequency using an external reference signal. The ST7LUxx also contains an auto wake-up RC oscillator. This RC oscillator should be enabled to enter auto wake-up from halt mode. The auto wake-up RC oscillator can also be configured as the startup clock through the CKSEL[1:0] option bits (see *Section 14.1 on page 131*). This is recommended for applications where very low power consumption is required. Switching from one startup clock to another can be done in run mode as follows (see *Figure 12*): ## Case 1: Switching from internal RC to AWU - Set the RC/AWU bit in the CKCNTCSR register to enable the AWU PC oscillator. - 2. The RC\_FLAG is cleared and the clock output is at 1. - 3. Wait 3 AWU RC cycles until the AWU\_FLAG is set. - 4. The switch to the AWU clock is made at the positive edge of the AWU clock signal. - 5. Once the switch is made, the internal RC is storped. ## Case 2: Switching from AWU RC to internal RC - 1. Reset the RC/AWU bit to enable the internal RC oscillator. - 2. Using a 4-bit counter, wait until 8 internal RC cycles have elapsed. The counter is running on internal RC clock. - 3. Wait until the AWU\_FLAG is cleared (1 AWU RC cycle) and the RC\_FLAG is set (2 RC cycles). - 4. The switch to the internal RC clock is made at the positive edge of the internal RC clock signal. - 5. Chea the switch is made, the AWU RC is stopped. Note: 1 When the internal RC is not selected, it is stopped so as to save power consumption. - ? When the internal RC is selected, the AWU RC is turned on by hardware when entering Auto Wake-up from Halt mode. - 3 When the external clock is selected, the AWU RC oscillator is always on. Figure 9. Clock switching #### 6.2 **Register description** #### Main clock control/status register (MCCSR) 6.2.1 Table 7. MCCSR register description | Bit | Name | Function | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | - | Reserved, must be kept cleared. | | 1 | МСО | Main clock out enable This bit is read/write by software and cleared by hardware anset. This bit allows to enable the MCO output clock. 0: MCO clock disabled; I/O port free for general purpose I/O 1: MCO clock enabled | | 0 | SMS | Slow mode select This bit is read/write by software and cleared by hardware after a reset. This bit selects the input clock $f_{OSC}$ or $f_{OSC}$ . O: Normal mode ( $f_{CPU} = f_{OSC}$ .) 1: Slow mode ( $f_{CPU} = f_{OSC}$ .) | #### RC control register (RCCR) 6.2.2 | | RCC | R | 40, | | | | Reset | value: 1111 | l 1111 (FFh) | |--------|-------|---------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------| | | | 7 | р | 5 | 4 | 3 | 2 | 1 | 0 | | | | | C. | (2) | CR[ | 9:2] | | | | | 10 | 16 | ) | AUIC | | R/ | W | | | | | 501 | Table | e 8. | RCCR regist | er descrip | otion | | | | | | 002 | Bit | Name | | | | Function | | | | | Obsole | 7:0 | CR[9:2] | immediately<br>required ac<br>range in Fla<br>00h = maxi<br>FFh = lowe<br><i>Note: To tu</i> | as well as on a second as well as on a second as well as on a second as well as the as a a well as the wel | CR[1:0] bits<br>t to adjust to<br>application<br>y and write<br>ble frequency<br>frequency | s in the SICS the RC oscilla n can store tl it to this regincy a series of d | FR register mator frequence correct value ifferent value and is to use a | y and to obtalue for each up. s in the regis | ain the<br>voltage<br>ster until the | ## 6.2.3 System integrity (SI) control/status register (SICSR) Table 9. SICSR register description | Bit | Name | Function | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | - | Reserved, must be kept cleared. | | 6:5 | CR[1:0] | RC oscillator frequency adjustment bits These bits, as well as CR[9:2] bits in the RCCR register must be written immediately after reset to adjust the RC oscillator frequency and to obtain the required accuracy. Refer to Section 6.1 on page 31. | | 4:3 | - | Reserved, must be kept cleared. | | 2:0 | LVDRF | System integrity bits Refer to Section 7.4: System integrity management (SI). | | 1:0 | - | Reserved, must be kept cleared. | ## 6.2.4 Internal RC prescaler selection register (INTRCPRR) Table 10. INTRCPRR register description | 3ii Name | |-------------| | 7:5 CK[2:0] | | :0] | ## 6.2.5 Clock controller control/status register (CKCNTCSR) | Reserved | AWU_FLAG | RC_FLAG | Reserved | RC/AWU | |----------|----------|---------|----------|--------| | - | R/W | R/W | - | R/W | Table 11. CKCNTCSR register description | Bit | Name | Function | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | - | Reserved, must be kept cleared. | | 3 | AWU_FLAG | AWU selection This bit is set and cleared by hardware. 0: No switch from AWU to RC requested 1: AWU clock activated and temporization completed | | 2 | RC_FLAG | RC Selection This bit is set and cleared by hardware. 0: No switch from RC to AWU requested 1: RC clock activated and temporization comploins | | 1 | - | Reserved, must be kept cleared. | | 0 | RC/AWU | RC/AWU selection 0: RC enabled 1: AWU enabled (default value) | Table 12. Clock register map and rese values | Address<br>(Hex.) | Register<br>label | 7 | 10 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------------|----------|----------|----------|----------|---------------|--------------|----------|-------------| | 0038h | MCCSR<br>Reset value | 0 | 0 ( 9 | 0 | 0 | 0 | 0 | MCO<br>0 | SMS<br>0 | | 0039h | RCCH<br>Fieset value | CR9 | CR8 | CR7<br>1 | CR6<br>1 | CR5<br>1 | CR4<br>1 | CR3<br>1 | CR2<br>1 | | 0%3A.h | SICSR<br>Reset value | 0 | CR1<br>0 | CR0<br>0 | 0 | 0 | LVDRF<br>x | 0 | 0 | | 003Eh | INTRCPRR<br>Reset value | CK2<br>0 | CK1<br>0 | CK0<br>0 | 0 | 0 | 0 | 1 | 1 | | 003Fh | CKCNTCSR<br>Reset value | 0 | 0 | 0 | 0 | AWU_FLAG<br>1 | RC_FLAG<br>0 | 0 | RC/AWU<br>1 | CR3 CR2 **RCCR** CR9 CR8 CR7 CR6 CR5 CR4 SICSR CR1 CR0 Tunable internal RC oscillator RC/AWU CKCNTCSR 8 MHz(f<sub>RC</sub>) 8 MHz 4 MHz 2 MHz 1 MHz Clock RC OSC controller Prescaler 1080 → 500 kHz AWU CK Ext c oci INTRCPRR CK2 CK1 CK0 CKSEL[1:0] option bits AWU RC 33 kHz /2 CLKIN 🗖 divider $f_{CLKIN}$ f<sub>LTIMER</sub> 13-bit (1ms timebase @ 8 MHz f<sub>OSC</sub>) Lite timer counter fosc. $f_{CPU}$ To CPU and $f_{OSC}/32$ /32 divider peripherals MCO SMS **MCCSR ▶** MCO Figure 10. Clock management block diagram ## 6.3 Reset sequence manager (RSM) ## 6.3.1 Introduction The reset sequence manager includes three reset sources as shown in Figure 15: - External RESET source pulse - Internal LVD reset (low voltage detection) - Internal watchdog reset Note: A reset can also be triggered following the detection of an illegal opcode or prebyte code. Refer to Figure 15. These sources act on the RESET pin which is always kept low during the delay phase. The reset service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map. Figure 11. Reset block diagram 1. See "ingul uprode reset on page 99 for more details on illegal opcode reset conditions. The basic reset sequence consists of three phases as shown in Figure 16: - Active phase depending on the reset source - 64 CPU clock cycle delay - Reset vector fetch Caution: When the ST7 is unprogrammed or fully erased, the Flash is blank and the reset vector is not programmed. For this reason, it is recommended to keep the RESET pin in low state until programming mode is entered, in order to avoid unwanted behavior. The 64 CPU clock cycle delay allows the oscillator to stabilize and ensures that recovery has taken place from the reset state. The reset vector fetch phase duration is 2 clock cycles. Figure 12. Reset sequence phases | | Reset | | |--------------|-----------------------------------|-----------------| | Active phase | Internal reset<br>64 clock cycles | Fetch<br>vector | #### 6.3.2 Asynchronous external RESET pin The RESET pin is both an input and an open-drain output with integrated R<sub>ON</sub> weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See Chapter 12: Electrical characteristics for more details. A reset signal originating from an external source must have a duration of at least th(RSTL)in in order to be recognized (see Figure 17). This detection is asynchronous and therefore the MCU can enter reset state even in halt mode. The RESET pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in Chapter 12: Electrical characteristics. #### 6.3.3 External power-on reset If the LVD is disabled by the option byte, to start up the microcontroller correctly, the user must ensure by means of an external reset circuit that the reset signal is held low until V<sub>DD</sub> is over the minimum level specified for the selected $f_{CLKIN}$ frequency. A proper reset signal for a slow rising V<sub>DD</sub> supply can general $\underline{\prime}$ be provided by an external RC network connected to the RESET pin. #### Internal low voltage detector (LVD) reset 6.3.4 Two different reset sequences caused by the internal LVD circuitry can be distinguished: - Power-on reset - Voltage drop reset The device $\overline{RESET}$ pin $\epsilon$ as an output that is pulled low when $V_{DD} < V_{IT+}$ (rising edge) or $V_{DD} < V_{IT}$ (falling edge) as shown in *Figure 17*. The LVD filters spikes on V<sub>DD</sub> larger than t<sub>q(VDD)</sub> to avoid parasitic resets. #### 6.3.5 Internal watchdog reset The reset sequence generated by an internal watchdog counter overflow is shown in Starting from the watchdog counter und is pulled low during at least t<sub>w(RSTL)out</sub>. Starting from the watchdog counter underflow, the device RESET pin acts as an output that Figure 13. Reset sequences #### **Register description** 6.4 #### Multiplexed I/O reset control register 1 (MUXCR1) 6.4.1 Read/write once only #### 6.4.2 Multiplexed I/O reset control register 0 (MUXCR0) Read/write once only **MUXCRx** register description Table 13. | Bit | Name | Function | |------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | MIR[15:0] | This 16-bit register is read/vite by software but can be written only once between two reset events. It is cleared by hardware after a reset. When both MUXCR0 and MUXCR1 registers are at 00h, the multiplexed PA3/RESET pin acts as RESET. To configure this pin as output (Port A3), write 55h to MUXCR0 and AAh to MUXCR1. These registers are one-time writable only. To configure PA3 as general purpose output: If the power-on/reset, the application program has to configure the I/O port by writing to these registers as described above. Once the pin is configured as an I/O output, it cannot be changed back to a RESET pin by the application code. To configure PA3 as RESET: An internally generated reset (such as POR, LVD, WDG, illegal opcode) will clear the two registers and the pin will act again as a reset function. Otherwise, a power-down is required to put the pin back in reset configuration. | Multiplexed I/O register map and reset values | I/O output, it cannot be changed back to a RESET pin by the application code. - To configure PA3 as RESET: An internally generated reset (such as POR, LVD, WDG, illegal opcode) will clear the two registers and the pin will act again as a reset function. Otherwise, a power-down is required to put the pin back in reset configuration. Table 14. Multiplexed I/O register map and reset values | | | | | | | | | ill clear | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------|------------|------------|------------|------------|------------|------------|-----------|-----------| | Op | Address (Hex.) | Register label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1000/6 | 0047h | MUXCR0<br>Reset value | MIR7<br>0 | MIR6<br>0 | MIR5<br>0 | MIR4<br>0 | MIR3<br>0 | MIR2<br>0 | MIR1<br>0 | MIR0<br>0 | | Op | 0048h | MUXCR1<br>Reset value | MIR15<br>0 | MIR14<br>0 | MIR13<br>0 | MIR12<br>0 | MIR11<br>0 | MIR10<br>0 | MIR9<br>0 | MIR8<br>0 | # 7 Interrupts The ST7 core may be interrupted by one of two different methods: Maskable hardware interrupts as listed in *Table 15: Interrupt mapping on page 46* and a non-maskable software interrupt (TRAP). The interrupt processing flowchart is shown in *Figure 18*. The maskable interrupts must be enabled by clearing the I bit in order to be serviced. However, disabled interrupts may be latched and processed when they are enabled (see *Section 7.2: External interrupts*). Note: After reset, all interrupts are disabled. When an interrupt has to be serviced: - Normal processing is suspended at the end of the current instruction execution. - The PC, X, A and CC registers are saved onto the stack. - The I bit of the CC register is set to prevent additional interrupts. - The PC is then loaded with the interrupt vector of the interrupt to the rice and the first instruction of the interrupt service routine is fetched (refer to Table 15: Interrupt mapping for vector addresses). The interrupt service routine should finish with the IRE Tinstruction which causes the contents of the saved registers to be recovered from the stack. Note: As a consequence of the IRET instruction, the I bit is cleared and the main program resumes. ### **Priority management** By default, a servicing interrupt cannot be interrupted because the I bit is set by hardware entering in interrupt routine In the case wher. Several interrupts are simultaneously pending, a hardware priority defines which one will be serviced first (see *Table 15: Interrupt mapping*). ### Interrupts and low power mode All in errupts allow the processor to leave the Wait low power mode. Only external and specifically mentioned interrupts allow the processor to leave the Halt low power mode (refer to the "Exit from HALT" column in *Table 15: Interrupt mapping*). # 7.1 Non-maskable software interrupt This interrupt is entered when the TRAP instruction is executed regardless of the state of the I bit. It is serviced according to the flowchart in *Figure 18*. #### 7.2 **External interrupts** External interrupt vectors can be loaded into the PC register if the corresponding external interrupt occurred and if the I bit is cleared. These interrupts allow the processor to leave the halt low power mode. The external interrupt polarity is selected through the miscellaneous register or interrupt register (if available). An external interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. Caution: The type of sensitivity defined in the miscellaneous or interrupt register (if available) applies to the ei source. #### 7.3 **Peripheral interrupts** Different peripheral interrupt flags in the status register are able to cause an interrupt when they are active if both: - The I bit of the CC register is cleared. - The corresponding enable bit is set in the control register. If any of these two conditions is false, the interrupt is !a\*cried and thus remains pending. An interrupt request is cleared by doing one of the following: - Writing '0' to the corresponding hit in the status register - Accessing the status register while the flag is set followed by a read or write of an associated register. Le receis L'ull therefore b The clearing sequence resers the internal latch. A pending interrupt (that is, waiting for being enabled) will there are be lost if the clear sequence is executed. From reset I bit set? Ν Interrupt pending? Fetch next instruction IRET? Stack PC, X, A, CC se. I Nit load PC froin in arrupt vector Execute instruction Restore PC, X, A, CC from stack this clears I bit by default Obsolete Product(s) Ocologolete Product(s) Obsolete Product(s) Figure 14. Interrupt processing flowchart Table 15. Interrupt mapping | No. | Source block | Description | Register label | Priority<br>order | Exit<br>from<br>HALT | Address vector | |------------------|----------------------|--------------------------------------------|---------------------|-------------------|----------------------|----------------| | | RESET | Reset | N/A | | yes | FFFEh-FFFFh | | | TRAP | Software Interrupt | IN/A | | no | FFFCh-FFFDh | | 0 | AWU | Auto wake-up interrupt | AWUCSR | | yes <sup>(1)</sup> | FFFAh-FFFBh | | 1 | ei0 | External interrupt 0 | | | | FFF8h-FFF9h | | 2 | ei1 | External interrupt 1 | | Highest priority | yes | FFF6h-FFF7h | | 3 | ei2 | External interrupt 2 | N/A | priority | | FFF4h-FFF5h | | 4 | | Not used | IN/A | | no | FFF 2I. TTF 3h | | 5 | ei3 | External interrupt 3 | | | yes | FFF Oh-FFF1h | | 6 <sup>(2)</sup> | ei4 <sup>(2)</sup> | External interrupt 4 <sup>(2)</sup> | | | no) | FFEEh-FFEFh | | 7 | | Not used | | 200 | Cio | FFECh-FFEDh | | 8 | Auto-reload<br>timer | Auto-reload timer output compare interrupt | PWMxCSR or<br>ATCSR | ek | no | FFEAh-FFEBh | | 9 | umer | Auto-reload timer overflow interrupt | ATCSR | | yes <sup>(3)</sup> | FFE8h-FFE9h | | 10 | Lite timer | Lite timer input capture interrupt | LCCSY | ↓<br>Lowest | no | FFE6h-FFE7h | | 11 | Lite timei | Lite timer RTC1 interrupt | LTCSR | priority | yes <sup>(3)</sup> | FFE4h-FFE5h | | 12 | | Not used | 10 | 6 | no | FFE2h-FFE3h | | 13 | | Not used | ~O/ | | no | FFE0h-FFE1h | <sup>1.</sup> This interrupt exits the MCU from "auto wak թ-եր from halt" mode only. vait and find fand fand with an end and and and and and and active has This interrupt exits the MCU from "Vail" and "active halt" modes only. Moreover, IS4[1:0] = 01 is the only safe configuration to avoid a spurious interrupt in I tall and AWUFH mode. <sup>3.</sup> These interrupts exit the MCU rom "active halt" mode only. #### 7.3.1 External interrupt control register 1 (EICR1) EICR1 Reset value: 0000 0000 (00h) 7 5 3 Reserved IS2[1:0] IS1[1:0] IS0[1:0] R/W R/W R/W Table 16. **EICR1** register description | Bit | Name | Function | | | | | | |-----|----------|---------------------------------------------------------------------------------------------|--|--|--|--|--| | 7:6 | - | Reserved | | | | | | | 5:4 | IS2[1:0] | ei2 sensitivity These bits define the interrupt sensitivity for ei2 according to Table 18. | | | | | | | 3:2 | IS1[1:0] | ei1 sensitivity These bits define the interrupt sensitivity for ei1 accor มากา to Table 18. | | | | | | | 1:0 | IS0[1:0] | ei0 sensitivity These bits define the interrupt sensitivity for pi0 according to Table 18. | | | | | | These 8 bits can be written only when the I bit in the CO register is set. Note: 1 Changing the sensitivity of a particular external interrupt clears this pending interrupt. This can be used to clear unwanted pending in terrupts. Refer to section External interrupt function on page 66. #### 7.3.2 External interrupt control register 2 (EICR2) **EICR2** register description | 0/6 | Table | e 17. EIC | CR2 register description | |------|-------|-----------|-----------------------------------------------------------------------------------------------------| | 205 | Bit | Name | Function | | | 7:4 | j - | Reserved | | 50/6 | 3:2 | IS4[1:0] | ei4 sensitivity These bits define the interrupt sensitivity for ei1 according to <i>Table 18</i> . | | Olos | 1:0 | IS3[1:0] | ei3 sensitivity These bits define the interrupt sensitivity for ei0 according to <i>Table 18</i> . | Note: 1 These 8 bits can be written only when the I bit in the CC register is set. - 2 Changing the sensitivity of a particular external interrupt clears this pending interrupt. This can be used to clear unwanted pending interrupts. Refer to section External interrupt function on page 66. - 3 IS4[1:0] = 01 is the only safe configuration to avoid a spurious interrupt in Halt and AWUFH modes. Table 18. Interrupt sensitivity bits | ISx1 | ISx0 | External interrupt sensitivity | | | | |------|------|--------------------------------|--|--|--| | 0 | 0 | Falling edge and low level | | | | | 0 | 1 | Rising edge only | | | | | 1 | 0 | Falling edge only | | | | | 1 | 1 | Rising and falling edge | | | | # 7.4 System integrity management (SI) The system integrity management block contains the low voltage detector (LVD) function. It is managed by the SICSR register. Note: A reset can also be triggered following the detaction of an illegal opcode or prebyte code. Refer to Illegal opcode reset on page 99 for further details. ## 7.4.1 Low voltage detector (LVD) The low voltage detector function (LVD) generates a static reset when the $V_{DD}$ supply voltage is below a $V_{IT-(LVL)}$ reterence value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset. The $V_{\text{IT-(LVD)}}$ reference value for a voltage drop is lower than the $V_{\text{IT+(LVD)}}$ reference value for power-cn in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis). the LVD Reset circuitry generates a reset when VDD is below: - V<sub>IT+(LVD)</sub> when V<sub>DD</sub> is rising - V<sub>IT-(LVD)</sub> when V<sub>DD</sub> is falling The LVD function is illustrated in Figure 19. The high voltage threshold can be activated by option byte. See Section 14.1 on page 131. Provided the minimum $V_{DD}$ value (guaranteed for the oscillator frequency) is above $V_{IT-(LVD)}$ , the MCU can only be in two modes: - under full software control - in static safe reset In these conditions, secure operation is always ensured for the application without the need for external reset hardware. During a low voltage detector reset, the $\overline{\text{RESET}}$ pin is held low, thus permitting the MCU to reset other devices. المرام Note: Use of LVD with capacitive power supply: If power cuts occur in the application with this type of power supply, it is recommended to pull $V_{DD}$ down to 0V to ensure optimum restart conditions. Refer to circuit example in Figure 67 and Note 4 on page 124. The LVD is an optional function which can be selected by option byte (see Section 14.1 on page 131). It allows the device to be used without any external reset circuitry. If the LVD is disabled, an external circuitry must be used to ensure a proper power-on reset. It is recommended to make sure that the $V_{DD}$ supply voltage rises monotonously when the device is exiting from reset, to ensure the application functions properly. Caution: If an LVD reset occurs after a watchdog reset has occurred, the LVD takes priority and clears the watchdog flag. Figure 15. Low voltage detector vs. reset Figure 16. Reset and supply management block diagram #### 7.4.2 SI register description # System integrity (SI) control/status register (SICSR) Table 19. SICSR register description | Bit | Name | Function | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | - | Reserved, must be kept cleared. | | 6:5 | CR[1:0] | RC oscillator frequency adjustment bits These bits, as well as CR[9:2] bits in the RCCR register must be written immediately after reset to adjust the RC oscillator frequency and to obtain the required accuracy. Refer to Section 6.1 on page 51. | | 4:3 | - | Reserved, must be kept cleared | | 2 | LVDRF | LVD reset flag This bit indicates that the last reset was generated by the LVD block. It is set by hardware (LVD reset) and cleared when read. See WDGRF flag description in Section 10.1 for more details. When the LVD is disabled by option byte, the LVDRF bit value is undefined. Note: If the selected clock source is one of the two internal ones, and if VDD remains below the selected LVD threshold during less than TAWU (33µs typ.), the LVDRF flag cannot be set even if the device is reset by the LVD. If the pelected clock source is the external clock (CLKIN), the flag is never set if the reserved during halt mode. In Run mode the flag is set only if fCLKIN is greater than 10 MHz. | | 1:0 | 011 | Reserved, must be kept cleared | ## **Application notes** The LVDRF flag is not cleared when another reset type occurs (external or watchdog); the LVDRF flag remains set to keep trace of the original failure. In this case, a watchdog reset can be detected by software while an external reset can not. Table 20. System integrity register map and reset values | LVDRF flag remains set to keep trace of the original failure. In this case, a watchdo can be detected by software while an external reset can not. | | | | | | | | watchdo | g reset | | |----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|---|----------|----------|---|---|------------|---------|---| | Table 20. System integrity register map and reset values | | | | | | | | | | | | issole | Address<br>(Hex.) | Register<br>label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Op | 003Ah | SICSR<br>Reset value | 0 | CR1<br>0 | CR0<br>0 | 0 | 0 | LVDRF<br>x | 0 | 0 | # 8 Power saving modes ## 8.1 Introduction To give a large measure of flexibility to the application in terms of power consumption, five main power saving modes are implemented in the ST7 (see *Figure 21*): - Slow - Wait (and slow wait) - Active halt - Auto wake-up from halt (AWUFH) - Halt After a reset the normal operating mode is selected by default (run mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency ( $f_{OSC}$ ). From run mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status. Slow wait Active halt Halt Low power consumption Figure 17. Power saving mode transitions ## 8.2 Slow mode This mode has two targets: - To reduce power consumption by decreasing the internal clock in the device - To adapt the internal clock frequency (f<sub>CPU</sub>) to the available supply voltage. Slow mode is controlled by the SMS bit in the MCCSR register which enables or disables slow mode. In this mode, the oscillator frequency is divided by 32. The CPU and peripherals are clocked at this lower frequency. ST7LUS5, ST7LU05, ST7LU09 Note: Slow wait mode is activated when entering wait mode while the device is already in slow mode. Figure 18. Slow mode clock transition ## 8.3 Wait mode Wait mode places the MCU in a low power consumption mode by stopping the CPU. This power saving mode is selected by calling the WFI instruction. All peripherals remain active. During wait mode, the I bit of the CC register is cleared, to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in Wait mode until an interrupt or reset occurs, whereupon the program counter branches to the starting address of the interrupt or reset service routine. The MCD will remain in wait mode until a reset or an Interrupt occurs, causing it to wake up. Refer to Figure 24 on page 54. Figure 19. Wait mode flowchart 1. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. # 8.4 Active halt and halt modes Active halt and halt modes are the two lowest power consumption modes of the MCU. They are both entered by executing the HALT instruction. The decision to enter either in active halt or halt mode is given by the LTCSR/ATCSR register status as shown in the following table: Table 21. LTC/ATC low power mode selection | LTCSR TBIE bit | ATCSR OVFIE bit | ATCSRCK1 bit | ATCSRCK0 bit | Meaning | |----------------|-----------------|--------------|--------------|---------------------------| | 0 | х | х | 0 | | | 0 | 0 | x | x | Active halt mode disabled | | 0 | 1 | 1 | 1 | | | 1 | х | х | х | Active halt mode | | х | 1 | 0 | 1 | enabled | #### 8.4.1 Active halt mode Active halt mode is the lowest power consumption mode of the MCU with a real-time clock available. It is entered by executing the HALT instruction when active halt mode is enabled. The MCU can exit active halt mode on reception of a lite timer/auto-reload timer interrupt or a reset. - When exiting active halt mode by means of a reset, a 64 CPU cycle delay occurs. After the start up delay, the CPU resumes operation by fetching the reset vector which woke it up (see Figure 27). - When exiting active halt mode by means of an interrupt, the CPU immediately resumes operation by servicing the interrupt vector which woke it up (see Figure 27). When entering active halt mode, the I bit in the CC register is cleared to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately. In active halt mode, only the main oscillator and the selected timer counter (lite timer/autoreload timer) are running to keep a wake-up time base. All other peripherals are not clocked except those which get their clock supply from another clock generato, (such as external or auxiliary oscillator). Caution: As soon as active halt is enabled, executing a HALT instruction, while the watchdog is active does not generate a reset if the WDGHALT bit is reset. This means that the device cannot spend more than a defined delay in this power saving mode. Figure 20. Active halt timing overview Figure 21. Active halt mode flowchart - 1. Peripherals clocked with an external clock source can still be active. - 2. Only the lite fin ar inc and auto-reload timer interrupts can exit the MCU from active halt mode. - 3. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. ### 8.4.2 Helt mode The halt mode is the lowest power consumption mode of the MCU. It is entered by executing the HALT instruction when active halt mode is disabled. The MCU can exit halt mode on reception of either a specific interrupt (see *Table 15: Interrupt mapping on page 46*) or a reset. When exiting halt mode by means of a reset or an interrupt, the main oscillator is immediately turned on and the 64 CPU cycle delay is used to stabilize it. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see *Figure 30*). When entering halt mode, the I bit in the CC register is forced to 0 to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes immediately. In halt mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator). The compatibility of watchdog operation with halt mode is configured by the "WDGHALT" option bit of the option byte. The HALT instruction when executed while the watchdog system is enabled, can generate a watchdog reset (see Section 14.1 on page 131 for more details). Figure 22. Halt timing overview **HALT** instruction (active halt disabled) Enable Watchdog 0 Disable (WDGHALT<sup>(1)</sup> Watchdog Oscillator Off Peripherals<sup>(2)</sup> reset Off CPU Off oduci(s) I bit 0 Ν Reset Interrupt<sup>(3)</sup> Oscillator On Peripherals Off CPU On ' L it 64 CPU clock cycle delay<sup>(5)</sup> Oscillator On Peripherals On CPU On I bits Fetch reset vector or service interrupt Figure 23. Halt mode flowchart - . WDGHALT is an option bit. See option bytes in Section 14.1.1: Flash configuration for more details. - 2. Peripheral clocked with an external clock source can still be active. - 3. Only some specific interrupts can exit the MCU from halt mode (such as external interrupt). Refer to *Table 15: Interrupt mapping on page 46* for more details. - 4. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. - 5. The CPU clock must be switched to 1MHz (RC/8) or AWU RC before entering halt mode. #### Halt mode recommendations - Make sure that an external event is available to wake up the microcontroller from Halt mode. - When using an external interrupt to wake up the microcontroller, re-initialize the corresponding I/O as "input pull-up with interrupt" before executing the HALT instruction. The main reason for this is that the I/O may be wrongly configured due to external interference or by an unforeseen logical condition. - For the same reason, re-initialize the level sensitiveness of each external interrupt as a precautionary measure. - The opcode for the HALT instruction is 0x8E. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value 0x8E from memory. For example, avoid defining a constant in ROM with the value 0x8E. - As the HALT instruction clears the I bit in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wake-up event (reset or external interrupt). # 8.5 Auto wake-up from halt mode Auto Wake-up from Halt (AWUFH) mode is similar to halt mode with the addition of a specific internal RC oscillator for wake-up from halt oscillator) which replaces the main clock which was active before entering halt mode. Compared to Active Halt mode, AWUFH has lower power consumption (the main clock is not kept running), but there is no accurate real-time clock available. It is entered by executing the ! ALT instruction when the AWUEN bit in the AWUCSR register has been set. AWU RC oscillator to 8-bit timer input capture AWUFH interrupt divider AWUFH circle book diagram AWUFH interrupt (ei0 source) Figure 24. ANUPH mode block diagram As soon as halt mode is entered, and if the AWUEN bit has been set in the AWUCSR register, the AWU RC oscillator provides a clock signal (f<sub>AWU RC</sub>). Its frequency is divided by a fixed divider and a programmable prescaler controlled by the AWUPR register. The output of this prescaler provides the delay time. When the delay has elapsed, the following actions are performed: - The AWUF flag is set by hardware, - an interrupt wakes up the MCU from halt mode, - The main oscillator is immediately turned on and the 64 CPU cycle delay is used to stabilize it. After this start-up delay, the CPU resumes operation by servicing the AWUFH interrupt. The AWU flag and its associated interrupt are cleared by software reading the AWUCSR register. To compensate for any frequency dispersion of the AWU RC oscillator, it can be called by measuring the clock frequency f<sub>AWU\_RC</sub> and then calculating the right prescaler value. Measurement mode is enabled by setting the AWUM bit in the AWUCSR register in run mode. This connects f<sub>AWU RC</sub> to the input capture of the 8-bit lite time, a lowing the f<sub>AWU RC</sub> to be measured using the main oscillator clock as a reference timebase. #### Similarities with halt mode The following AWUFH mode behavior is the same as permal halt mode: - The MCU can exit AWUFH mode by means of any interrupt with exit from halt capability or a reset (see Section 8.4: Active halt and halt modes). - When entering AWUFH mode, the 1 5.4 in the CC register is forced to 0 to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately. - In AWUFH mode, the main oscillator is turned off causing all internal processing to be stopped, including the exertion of the on-chip peripherals. None of the peripherals are clocked except those which get their clock supply from another clock generator (such as an external or auxiliary oscillator like the AWU oscillator). - The compatibility of watchdog operation with AWUFH mode is configured by the WDGHAD option bit in the option byte. Depending on this setting, the HALT instruction wisch executed while the watchdog system is enabled, can generate a watchdog reset. Ohson, $t_{AWU}$ Run mode Halt mode Run mode 64 t<sub>CPU</sub> Clear by software Figure 25. AWUF halt timing diagram Figure 26. **AWUFH mode flowchart** - 1. WDGHALT is an option bit. See option bytes in Section 14.1.1: Flash configuration for more details. - Peripheral clocked with an external clock source can still be active. - Only an AWUFH interrupt and some specific interrupts can exit the MCU from halt mode (such as external interrupt). Refer to Table 15: Interrupt mapping on page 46 for more details. - Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped. # 8.5.1 Register description ## **AWUFH control/status register (AWUCSR)** Table 22. AWUCSR register description | | Bit | Name | Function | |--------|-----|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7:3 | - | Reserved | | | 2 | AWUF | Auto wake-up flag This bit is set by hardware when the AWU module generates an interrupt and cleared by software on reading AWUCSR. Writing to this bi does not change its value. 0: No AWU interrupt occurred 1: AWU interrupt occurred | | | 1 | AWUM | Auto wake-up measurement This bit enables the AWU RC oscillator and connects its output to the input capture of the 8-bit lite timer. This allows the timer to be used to measure the AWU RC oscillator dispersion ard the compensate this dispersion by providing the right value in the AWUPRE register. 0: Measurement disabled 1: Measurement enabled | | 2/6 | 0 | √;v, ) <sup>r</sup> ±V | Auto wake-up from halt enabled This is the enables the auto wake-up from halt feature: Once halt mode is entered, the A VUFH wakes up the microcontroller after a time delay dependent on the AWU prescaler value. It is set and cleared by software. 0: AWUFH (auto wake-up from halt) mode disabled 1: AWUFH (auto wake-up from halt) mode enabled Note: Whatever the clock source, this bit should be set to enable the AWUFH mode once the HALT instruction has been executed. | | Obsole | 3,6 | Pr | | Table 23. ## **AWUFH prescaler register (AWUPR)** **AWUPR** register description | В | t Name | Function | | | | | | | |---|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7 | 0 AWUPR[7:0] | Auto wake-up prescaler These 8 bits define the AWUPR division factor (as explained below). This prescaler register can be programmed to modify the time that the MCU stays in halt mode before waking up automatically. Note: If 00h is written to AWUPR, depending on the product, an intercent is generated immediately after a HALT instruction, or the AWUPR remains unchanged. | | | | | | | Table 24. **AWUPR** division factors | AWUPR[7:0] | Division factor | |------------|-----------------| | 00h | Forbidden | | 01h | 1 0 | | | | | FEh | 254 | | FFh | 255 | In AWU mode, the period that the I1CU stays in halt mode (t<sub>AWU</sub> in *Figure 32 on page 61*) is defined by: $$t_{I,WU} = 64 \times AWUPR \times \frac{1}{f_{AWURC}} + t_{RCSTRT}$$ This prescaler register can be programmed to modify the time that the MCU stays in halt mode before waking up aυ to τιε tically. .f 00h is written to AWUPR, depending on the product, an interrupt is generated immediately Note: after a HALT instruction, or the AWUPR remains unchanged. **Tuple 25.** AWU register map and reset values | Address (Hex.) | Register label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------------------|-------------|-------------|--------|-------------|--------|-------------|-------------|-------------| | ()()4Ah | AWUCSR<br>Reset value | 0 | 0 | 0 | 0 | 0 | AWUF<br>0 | AWUM<br>0 | AWUEN<br>0 | | 0049h | AWUPR<br>Reset value | AWUPR7<br>1 | AWUPR6<br>1 | AWUPR5 | AWUPR4<br>1 | AWUPR3 | AWUPR2<br>1 | AWUPR1<br>1 | AWUPR0<br>1 | #### 9 I/O ports #### 9.1 Introduction The I/O port offers different functional modes: transfer of data through digital inputs and outputs and for specific pins: - external interrupt generation - alternate signal input/output for the on-chip peripherals. An I/O port contains up to six pins. Each pin (except PA3/RESET) can be programmed independently as digital input (with or without interrupt generation) or digital output #### 9.2 **Functional description** Each port has two main registers: - Data register (DR) - Data direction register (DDR) and one optional register: Option register (OR) ponding rort, Tr Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers, with bit X corresponding to pin X of the port. The same correspondence is used for the DR register. The following description takes into account the OR register (for specific ports which do not provide this register refer to Section 9.6: I/O port implementation). The generic I/O block diagram is showr. in Figure 35. #### 9.2.1 Input modes The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. Different input modes can be selected by software through the OR register. Writing the DR register modifies the latch value but does not affect the pin status. PA3 cannot be configured as input. ### **External interrupt function** When an I/O is configured as Input with Interrupt, an event on this I/O can generate an external interrupt request to the CPU. Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the EICR register. External interrupts are hardware interrupts. Fetching the corresponding interrupt vector automatically clears the request latch. Changing the sensitivity of a particular external interrupt clears this pending interrupt. This can be used to clear unwanted pending interrupts. #### **Spurious interrupts** When enabling/disabling an external interrupt by setting/resetting the related OR register bit, a spurious interrupt is generated if the pin level is low and its edge sensitivity includes falling/rising edge. This is due to the edge detector input which is switched to '1' when the external interrupt is disabled by the OR register. To avoid this unwanted interrupt, a "safe" edge sensitivity (rising edge for enabling and falling edge for disabling) has to be selected before changing the OR register bit and configuring the appropriate sensitivity again. **Caution:** In case a pin level change occurs during these operations (asynchronous signal input), as interrupts are generated according to the current sensitivity, it is advised to disable all interrupts before and to re-enable them after the complete previous sequence in order to avoid an external interrupt occurring on the unwanted edge. This corresponds to the following steps: - 1. To enable an external interrupt: - a) set the interrupt mask with the SIM instruction (in cases where a pin level change could occur) - b) select rising edge - c) enable the external interrupt through the OR revister - d) select the desired sensitivity if different from rising edge - e) reset the interrupt mask with the RIM instruction (in cases where a pin level change could occur) - 2. To disable an external interrupt: - a) set the interrupt mask with the SIM instruction SIM (in cases where a pin level change could occur?) - b) select falling e. q. - c) disable the external interrupt through the OR register - d) select rising edge ## 9.2.2 Output modes The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value. Two different output modes can be selected by software through the OR register: Output push-pull and open-drain. Table 26. I/O output mode selection | DR | Push-pull | Open-drain | | | |----|-----------|------------|--|--| | 0 | $V_{SS}$ | $V_{SS}$ | | | | 1 | $V_{DD}$ | Floating | | | Note: When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output. #### 9.2.3 Alternate functions When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming under the following conditions: - When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral). - When the signal is going to an on-chip peripheral, the I/O pin must be configured in floating input mode. In this case, the pin state is also digitally readable by addressing the DR register. Note: Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode. ınp Table 27. I/O port mode options<sup>(1)</sup> | | Configuration mode | Pull-up | P-buffer | Diodes | | | |--------|---------------------------------|---------|----------|--------------------|--------------------|--| | | Configuration mode | Pull-up | P-buller | to V <sub>DD</sub> | to V <sub>SS</sub> | | | Innut | Floating with/without interrupt | Off | Off | | On | | | Input | Pull-up with/without interrupt | On | Oii | On | | | | Output | Push-pull | Off | On | On | On | | | Output | Open drain (logic level) | Oll | Off | | | | Off = implemented not activated On = implemented and activated Table 28. I/O port configurations - 1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status. - 2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content. #### Caution: The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts. ### **Analog alternate function** When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input. It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have fast toggling pins located close to a selected analog pin. Warning: The analog input voltage level must be within the limits stated in the absolute maximum ratings. # 9.3 Unused I/O pins Unused I/O pins must be connected to fixed voltage lavels. Refer to Section 12.8. # 9.4 Low power modes Table 29. Effect of ow power modes on I/O ports | Mode | Description | |------|--------------------------------------------------------------------------------------| | Wait | No effect on I/O ports. External interrupts cause the device to exit from wait mode. | | Halt | No silect on I/O ports. External interrupts cause the device to exit from halt mode. | # 9.5 Interrupts The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the interrupt mask in the CC register is not active (RIM instruction). Table 30. I/O port interrupt control/wake-up capability | Interrupt event | Event flag | Enable control bit | Exit from wait | Exit from halt | |-----------------------------------------------|------------|--------------------|----------------|----------------| | External interrupt on selected external event | - | DDRx, ORx | Yes | Yes | # 9.6 I/O port implementation The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input or true open drain. Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in *Figure 36*. Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation. Figure 28. Interrupt I/O port state transitions The I/O port register configurations are summarized in the fc'iov in gliable: Table 31. Port configuration | Port | Pin name | Input (I | DDR=0) | Output | (DDR=1) | |--------|-----------------|----------|-------------------|------------|-----------| | Port | Pili liaille | OR = 0 | OR = 1 | OR = 0 | OR = 1 | | Port A | PA0:2,<br>PA4:5 | Floating | Pull-up interrupt | Open drain | Push-pull | | | PA3 | 5)- | 60/ | Open drain | Push-pull | **Note:** After reset, to configure PA3 as a general purpose output, the application has to program the MU-'CRD and MUXCR1 registers. See *Section 6.4 on page 42*. Table 32 1/9 port register map and reset values | | Address (Hex.) | Register label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------------|----------------------|----------|---|---|---|---|---|---|----------| | 0/6 | 0000h | PADR<br>Reset value | MSB<br>0 | 0 | 0 | 0 | 0 | 0 | 0 | LSB<br>0 | | Obs | 0001h | PADDR<br>Reset value | MSB<br>0 | 0 | 0 | 0 | 1 | 0 | 0 | LSB<br>0 | | 7/8 | 0002h | PAOR<br>Reset value | MSB<br>0 | 0 | 0 | 0 | 0 | 0 | 1 | LSB<br>0 | | Obsor | | | | | | | | | | | #### 10 **On-chip peripherals** #### 10.1 Lite timer #### 10.1.1 Introduction The lite timer can be used for general-purpose timing functions. It is based on a free-running 13-bit upcounter with two software-selectable timebase periods, an 8-bit input capture register and watchdog function. #### 10.1.2 Main features - Real-time clock - 13-bit upcounter - 1 ms or 2 ms timebase period (@ 8 MHz f<sub>OSC</sub>) - Maskable timebase interrupt - Input capture - 8-bit input capture register (LTICR) - oducilsi Maskable interrupt with wake-up from halt nodo capability - Watchdog - Enabled by hardware or software (configurable by option byte) - Optional reset on HALT instruct on (configurable by option byte) - Automatically resets the device unless disable bit is refreshed - Software reset (forced watchdog reset) - Jet (force Log recet) statu. Watchdog recet status flag Figure 29. Lite timer block diagram ## 10.1.3 Functional description The value of the 13-bit to unler cannot be read or written by software. After an MCU reset, it starts incrementing from $\psi$ at a frequency of $f_{OSC}$ . A counter overflow event occurs when the counter rolls over from 1F39h to CCh. It $f_{OSC}=8$ MHz, then the time period between two counter overflow events is 1ms. This period can be doubled by setting the TB bit in the LTCSR register. When the timer overflows, the TBF bit is set by hardware and an interrupt request is generated if the TBF is set. The TBF bit is cleared by software reading the LTCSR register. ### Watchdog The watchdog is enabled using the WDGE bit. The normal watchdog timeout is 2ms (@ $f_{OSC} = 8 \text{ MHz}$ ), after which it then generates a reset. To prevent this watchdog reset from occurring, software must set the WDGD bit. The WDGD bit is cleared by hardware after $t_{WDG}$ . This means that software must write to the WDGD bit at regular intervals to prevent a watchdog reset from occurring. Refer to *Figure 38*. If the watchdog is not enabled immediately after reset, the first watchdog timeout will be shorter than 2ms, because this period is counted starting from reset. Moreover, if a 2ms period has already elapsed after the last MCU reset, the watchdog reset will take place as soon as the WDGE bit is set. For these reasons, it is recommended to enable the watchdog immediately after reset or else to set the WDGD bit before the WGDE bit so a watchdog reset will not occur for at least 2ms. Note: Software can use the timebase feature to set the WDGD bit at 1 or 2 ms intervals. A watchdog reset can be forced at any time by setting the WDGRF bit. To generate a forced watchdog reset, first watchdog has to be activated by setting the WDGE bit and then the WDGRF bit has to be set. The WDGRF bit also acts as a flag, indicating that the watchdog was the source of the reset. It is automatically cleared after it has been read. Caution: When the WDGRF bit is set, software must clear it, otherwise the next time the watchdog is enabled (by hardware or software), the microcontroller will be immediately reset. ### Hardware watchdog option If hardware watchdog is selected by option byte, the watchdog is always active and the WDGE bit in the LTCSR is not used. Refer to the option byte description in *Chapter 14: Device configuration and ordering information*. ### Using halt mode with the watchdog (option) If the watchdog reset on halt option is not selected by option byte, the halt mode can be used when the watchdog is enabled. In this case, the HALT instruction stops the oscillator. When the oscillator is stopped, the lite timer stops counting and is no longer able to generate a watchdog reset until the microcontroller receives an external interrupt or a reset. If an external interrupt is received, the WD 3 restarts counting after 64 CPU clocks. If a reset is generated, the watchdog is disable 1 (reset state). If halt mode with watchdog is enabled by option byte (no watchdog reset on HALT instruction), it is recommended before executing the HALT instruction to refresh the WDG counter, to avoid an unexpected WDG reset immediately after waking up the microcontroller. ### Input capture The 8-bit input capture register is used to latch the free-running upcounter after a rising or falling edge is detected on the LTIC pin. When an input capture occurs, the ICF bit is set and the LTICR register contains the MSB of the free-running upcounter. An interrupt is generated if the ICIE bit is set. The ICF bit is cleared by reading the LTICR register. The LTICR is a read only register and always contains the data from the last input capture. Input capture is inhibited if the ICF bit is set. ## 10.1.4 Low power modes Table 33. Effect of low power modes on lite timer | Mode | Description | |-------------|----------------------------| | Wait | No effect on lite timer | | Active halt | No effect off life tilffel | | Halt | Lite timer stops counting | ## 10.1.5 Interrupts Table 34. Lite timer interrupt control/wake-นา ฉบอยไปเช่ | Interrupt event | Event flag | Enable control bit | Exit from wait | Exit from halt | Exit from active halt | |-----------------|------------|--------------------|----------------|----------------|-----------------------| | Timebase event | TBF | TBIE | Yes | No | Yes | | IC event | IC'E | ICIE | 162 | INO | No | Note: The TBF and ICF interrupt events are connected to separate interrupt vectors (see Chapter 7: Interrupts). They generate an interrupt if the enable bit is set in the LTCSR register and interrupt mask in the CC register is reset (RIM instruction). Figure ₹1. Input capture timing diagram # 10.1.6 Register description # Lite timer control/status register (LTCSR) Table 35. LTCSR register description | | Bit | Name | Function | |--------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7 | ICIE | Interrupt enable This bit is set and cleared by software. 0: Input capture (IC) interrupt disabled 1: Input capture (IC) interrupt enabled | | | 6 | ICF | Input capture flag This bit is set by hardware and cleared by software by reading the LTICR register. Writing to this bit does not change the bit value 0: No input capture 1: An input capture has occurred Note: After an MCU reset, software must initialize the ICF bit by reading the LTICR register. | | | 5 | ТВ | Timebase period selection This bit is set and cleared by software. 0: Timebase period = t <sub>OSC</sub> * 8000 (1ms @ 8 MHz) 1: Timebase period = t <sub>OSC</sub> * 16000 (2ms @ 8 MHz) | | | 4 | TBIE | Time be se interrupt enable This bit is set and cleared by software. 0: Timebase (TB) interrupt disabled 1: Timebase (TB) interrupt enabled | | Obsole | 3 | TBF | Timebase interrupt flag This bit is set by hardware and cleared by software reading the LTCSR register. Writing to this bit has no effect. 0: No counter overflow 1: A counter overflow has occurred | | Obsole | 2 | WDGRF | Force reset/reset status flag This bit is used in two ways: It is set by software to force a watchdog reset. It is set by hardware when a watchdog reset occurs and cleared by hardware or by software. It is cleared by hardware only when an LVD reset occurs. It can be cleared by software after a read access to the LTCSR register. 0: No watchdog reset occurred. 1: Force a watchdog reset (write), or, a watchdog reset occurred (read). | 67/124 Table 35. LTCSR register description (continued) | Bit | Name | Function | | | | | | | |-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 1 | WDGE | Watchdog enable This bit is set and cleared by software. 0: Watchdog disabled 1: Watchdog enabled | | | | | | | | 0 | WDGD | Watchdog reset delay This bit is set by software. It is cleared by hardware at the end of each t <sub>WDG</sub> period. 0: Watchdog reset not delayed 1: Watchdog reset delayed | | | | | | | ## Lite timer input capture register (LTICR) Table 36. LTICR register description | Bit | Name | Function | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | ICR[7:0] | Input capture value These bits are read by coff.ware and cleared by hardware after a reset. If the ICF bit in the LTCSR is cleared, the value of the 8-bit upcounter will be captured when a rising or faling adge occurs on the LTIC pin. | Table 37. Lite timer register map and reset values | Address<br>(Hex.) | h'egister<br>label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|--------------------|------|------|------|------|------|-------|------|------| | OF. | LTCSR | ICIE | ICF | TB | TBIE | TBF | WDGRF | WDGE | WDGD | | | Reset value | 0 | 0 | 0 | 0 | 0 | x | 0 | 0 | | 0C | LTICR | ICR7 | ICR6 | ICR5 | ICR4 | ICR3 | ICR2 | ICR1 | ICR0 | | | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Obsolete P | | | | | | | | | | 68/124 ## 10.2 12-bit autoreload timer ### 10.2.1 Introduction The 12-bit autoreload timer can be used for general-purpose timing functions. It is based on a free-running 12-bit upcounter with a PWM output channel. ### 10.2.2 Main features - 12-bit upcounter with 12-bit autoreload register (ATR) - Maskable overflow interrupt - PWM signal generator - Frequency range 2 kHz to 4 MHz (@ 8 MHz f<sub>CPU</sub>) - Programmable duty-cycle - Polarity control - Maskable compare interrupt - Output compare function Figure 32. Block diagram ## 10.2.3 Functional description #### **PWM** mode This mode allows a pulse width modulated signals to be generated on the PWM0 output pin with minimum core processing overhead. The PWM0 output signal can be enabled or disabled using the OE0 bit in the PWMCR register. When this bit is set the PWM I/O pin is configured as output push-pull alternate function. Note: CMPF0 is available in PWM mode (see PWM0CSR register description on page 85). Note: Note: Caution: #### PWM frequency and duty cycle The PWM signal frequency ( $f_{\text{PWM}}$ ) is controlled by the counter period and the ATR register value. $$f_{PWM} = f_{COUNTER}/(4096 - ATR)$$ Following the above formula, if $f_{CPU}$ is 8 MHz, the maximum value of $f_{PWM}$ is 4 MHz (ATR register value = 4094), and the minimum value is 2 kHz (ATR register value = 0). The maximum value of ATR is 4094 because it must be lower than the DCR value which must be 4095 in this case. At reset, the counter starts counting from 0. Software must write the duty cycle value in the DCR0H and DCR0L preload registers. The DCR0H register must be written first. See caution below. When an upcounter overflow occurs (OVF event), the ATR value is loaded in the upcounter, the preloaded Duty cycle value is transferred to the Duty Cycle register and the PWM0 signal is set to a high level. When the upcounter matches the DCRx value the PWM0 signals is set to a low level. To obtain a signal on the PWM0 pin, the contents of the DCR0 register must be greater than the contents of the ATR register. The polarity bit can be used to invert the output signal. The maximum available resolution for the PWM0 only cycle is: Resolution = $$1/(4096 - ATR)$$ To get the maximum resolution (1/40 )6), $^{4}$ $^{2}$ ATR register must be 0. With this maximum resolution and assuming that DCR = $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^{2}$ $^$ As soon as the DCR0H is written, the compare function is disabled and will start only when the DCR0L value is written. If the DCR0H write occurs just before the compare event, the signal on the PW Noutput may not be set to a low level. In this case, the DCRx register should be updated just after an OVF event. If the DCR and ATR values are close, then the DCRx register should be updated just before an OVF event, in order not to miss a compare event and to have the right signal applied on the PWM output. Figure 34. PWM signal example ### Output compare mode To use this function, the OE bit must be 0, otherwise the compare is done with the shadow register instead of the DCRx register. Software must then write a 12-bit value in the DCR0H and DCR0L registers. This value will be loaded immediately (without waiting for an O)/F event). The DCR0H must be written first, the output compare function starts only when the DCR0L value is written. When the 12-bit upcounter (CNTR) reaches the value stored in the DCR0H and DCR0L registers, the CMPF0 bit in the PWM0CSR register is set and an interrupt request is generated if the CMPIE bit is set. Note: The output compare function is only available fcr L'CRx values other than 0 (reset value). Caution: At each OVF event, the DCRx value is writen in a shadow register, even if the DCR0L value has not yet been written (in this case, the shadow register will contain the new DCR0H value and the old DCR0L value), then: - If OE = 1 (PWM mode): the compare is done between the timer counter and the shadow register (and not DCRx) - if OE = 0 (OCMP moue). the compare is done between the timer counter and DCRx. There is no PWM signal. The compare between DCRx or the shadow register and the timer counter is locked until DCRC's is written. #### 10.2.4 LCW power modes Table 38. Effect of low power modes onthe auto-reload timer | 10.2.4 | Table 38. Effect of low | v power modes onthe auto-reload timer | |--------|-------------------------|-------------------------------------------------------------------| | Obs | Mode | Description | | | Slow | The input frequency is divided by 32 | | -0/4 | Wait | No effect on the auto-reload timer | | ans | Active halt | Auto-reload timer halted except if CK0 = 1, CK1 = 0 and OVFIE = 1 | | OA | Halt | Auto-reload timer halted | ## 10.2.5 Interrupts Table 39. Auto-reload timer interrupt control/wake-up capability | | | • | | | | |--------------------------------|------------|-----------------------|----------------|----------------|-----------------------| | Interrupt event <sup>(1)</sup> | Event flag | Enable control<br>bit | Exit from wait | Exit from halt | Exit from active halt | | Overflow event | OVF | OVFIE | Yes | No | Yes <sup>(2)</sup> | | CMP event | CMPFx | CMPIE | | | No | The interrupt events are connected to separate interrupt vectors (see Chapter 7: Interrupts). They generate an interrupt if the enable bit is set in the ATCSR register and the interrupt mask in the CC register is reset (RIM instruction). ## 10.2.6 Register description ## **Timer control status register (ATCSR)** Table 40. ATCSR register description | Bit Name | Function | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 - | Reserved, musicipe kept cleared. | | 4:3 Ci'[1:0] | Counter clock selection These bits are set and cleared by software and cleared by hardware after a reset. They select the clock frequency of the counter. 00: Off 01: f <sub>LTIMER</sub> (1ms timebase @ 8 MHz) 10: f <sub>CPU</sub> 11: Reserved | | 2 OVF | Overflow flag This bit is set by hardware and cleared by software by reading the ATCSR register. It indicates the transition of the counter from FFFh to ATR value. 0: No counter overflow occurred 1: Counter overflow occurred Caution: When set, the OVF bit stays high for 1 f <sub>COUNTER</sub> cycle (up to 1ms depending on the clock selection) after it has been cleared by software. | <sup>2.</sup> Only if CK0 = 1 and CK1 = 0. Table 40. ATCSR register description | Bit | Name | Function | |-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | OVFIE | Overflow interrupt enable This bit is read/write by software and cleared by hardware after a reset. 0: OVF interrupt disabled 1: OVF interrupt enabled | | 0 | CMPIE | Compare interrupt enable This bit is read/write by software and cleared by hardware after a reset. It is used to mask the interrupt generation when CMPF bit is set. 0: CMPF interrupt disabled 1: CMPF interrupt enabled | ## **Counter register high (CNTRH)** ## **Counter register low (CNTRL)** Table 41. CNTh high and low counter descriptions | Counter value This 12-bit register is read by software and cleared by hardware after a reset. The counter is incremented continuously as soon as a counter clock is selected. To obtain the 12-bit value, software should read the counter value in two consecutive read operations. The CNTRH register can be incremented between the two reads, and in order to be accurate when fTIMER = fCPU, the software should take this into account when CNTRL and CNTRH are read. If CNTRL is close to its highest value, CNTRH could be incremented before it is read. When a counter overflow occurs, the counter restarts from the value specified in the ATR register. | Bits | Nome | Function | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | This 12-bit register is read by software and cleared by hardware after a reset. The counter is incremented continuously as soon as a counter clock is selected. To obtain the 12-bit value, software should read the counter value in two consecutive read operations. The CNTRH register can be incremented between the two reads, and in order to be accurate when fTIMER = fCPU, the software should take this into account when CNTRL and CNTRH are read. If CNTRL is close to its highest value, CNTRH could be incremented before it is read. When a counter overflow occurs, the counter restarts from the value | 1(-72 | - | Reserved, must be kept cleared. | | | 0050 11:0 CN | 100 | This 12-bit register is read by software and cleared by hardware after a reset. The counter is incremented continuously as soon as a counter clock is selected. To obtain the 12-bit value, software should read the counter value in two consecutive read operations. The CNTRH register can be incremented between the two reads, and in order to be accurate when fTIMER = fCPU, the software should take this into account when CNTRL and CNTRH are read. If CNTRL is close to its highest value, CNTRH could be incremented before it is read. When a counter overflow occurs, the counter restarts from the value | 73/124 ## Auto reload register high (ATRH) ## Auto reload register low (ATRL) Table 42. ATR high and low register descriptions | | | • | |-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Name | Function | | 15:12 | - | Reserved, must be kept cleared. | | 11:0 | ATR[11:0] | Autoreload register This is a 12-bit register which is written by software. The ATR register value is automatically loaded in to the upcounter when an overflow occurs. The register value is used to see the PWM frequency. | ## PWM0 duty cycle register high (DCR0H) | | DCR0H | 1110 | | ) | Reset | value: 0000 | 0000 (00h) | |------------------|---------|--------|-------|-------|-------|-------------|------------| | | 15 | 14 | 13 12 | 11 | 10 | 9 | 8 | | | 0// | Reserv | ved S | DCR11 | DCR10 | DCR9 | DCR8 | | Obsole<br>Obsole | ate Pro | odine | | R/W | R/W | R/W | R/W | # PWM0 duty cycle register low (DCR0L) Table 43. DCR0 high and low register descriptions | Bits | Name | Function | |-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | - | Reserved, must be kept cleared | | 11:0 | DCR[11:0] | PWMx duty cycle value This 12-bit value is written by software. The high register must be written first. In PWM mode (OE0 = 1 in the PWMCR register) the DCR[11.0] bits define the duty cycle of the PWM0 output signal (see Figure 41). In culput compare mode, (OE0 = 0 in the PWMCR register) they define this value to be compared with the 12-bit upcounter value. | # PWM0 control/status register (PWM0CSR) Table 44. PWM0CGR register description | | Bit | Name | Function | |--------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7:2 | | Reserved, must be kept cleared. | | -h50/8 | 1 | OP0 | PWM0 output polarity This bit is read/write by software and cleared by hardware after a reset. This bit selects the polarity of the PWM0 signal. 0: The PWM0 signal is not inverted. 1: The PWM0 signal is inverted. | | Obsole | 0 | CMPF0 | PWM0 compare flag This bit is set by hardware and cleared by software by reading the PWM0CSR register. It indicates that the upcounter value matches the DCR0 register value. 0: Upcounter value does not match DCR value 1: Upcounter value matches DCR value | | Ob | | 1 | | 75/124 # **PWM output control register (PWMCR)** Table 45. PWMCR register description | Bit | Name | Function | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | - | Reserved, must be kept cleared. | | 0 | OE0 | PWM0 output enable This bit is set and cleared by software. 0: PWM0 output alternate function disabled (I/O pin free for gen and purpose I/O) 1: PWM0 output enabled | Table 46. Register map and reset values | | Address<br>(hex.) | Register<br>label | 7 | 6 | 5 | 4 | 3 | 2 | | 0 | |------|-------------------|------------------------|-----------|-----------|-----------|-----------|------------|------------|------------|------------| | | 0D | ATCSR<br>Reset value | 0 | 0 | S | CK1<br>0 | CK0<br>0 | OVF<br>0 | OVFIE<br>0 | CMPIE<br>0 | | | 0E | CNTRH<br>Reset value | 0 | 0 | 0 | 0 | CN11<br>0 | CN10<br>0 | CN9<br>0 | CN8<br>0 | | | 0F | CNTRL<br>Reset value | CN7<br>0 | CN6<br>0 | CN5<br>0 | CN4<br>0 | CN3<br>0 | CN2<br>0 | CN1<br>0 | CN0<br>0 | | | 10 | ATRH<br>Reset (&\u/) | 0 | 0 | 0 | 0 | ATR11<br>0 | ATR10<br>0 | ATR9<br>0 | ATR8<br>0 | | | 110 | ATR _<br>Reset value | ATR7 | ATR6<br>0 | ATR5<br>0 | ATR4<br>0 | ATR3<br>0 | ATR2<br>0 | ATR1<br>0 | ATR0<br>0 | | 10 | 12 | PWMCR<br>Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OE0<br>0 | | Ole | 13 | PWM0CSR<br>Reset value | 0 | 0 | 0 | 0 | 0 | 0 | OP<br>0 | CMPF0<br>0 | | | <b>A</b> 7 | DCR0H<br>Reset value | 0 | 0 | 0 | 0 | DCR11<br>0 | DCR10<br>0 | DCR9<br>0 | DCR8<br>0 | | 60/6 | 18 | DCR0L<br>Reset value | DCR7<br>0 | DCR6<br>0 | DCR5<br>0 | DCR4<br>0 | DCR3<br>0 | DCR2<br>0 | DCR1<br>0 | DCR0<br>0 | #### 10.3 10-bit A/D converter (ADC) #### 10.3.1 Introduction The on-chip analog to digital converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 5 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 5 different sources. The result of the conversion is stored in a 10-bit data register. The A/D converter is controlled through a control/status register. #### 10.3.2 Main features - 10-bit conversion - Up to 5 channels with multiplexed input - Linear successive approximation - Data register (DR) which contains the results - Conversion complete status flag - On/off bit (to reduce consumption) The block diagram is shown in Figure 43. #### 10.3.3 **Functional description** ### Analog power supply rence voltonner V<sub>DDA</sub> and V<sub>SSA</sub> are the high and low level reference voltage pins. In some devices (refer to device pin out descriptic.)) they are internally connected to the V<sub>DD</sub> and V<sub>SS</sub> pins. Juc.1) th Juracy may the Jued or 1 adly decou Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or cadly decoupled power supply lines. Figure 35. ADC block diagram # Digital A/D conversion result The conversion is monotonic, meaning that the result never decreases if the analog input does not and never ir preases if the analog input does not. If the input voltage $(V_{AIN})$ is greater than $V_{DDA}$ (high-level voltage reference) then the conversion result is FFh in the ADCDRH register and 03h in the ADCDRL register (without overflow indication). !t the input voltage ( $V_{AIN}$ ) is lower than $V_{SSA}$ (low-level voltage reference) then the conversion result in the ADCDRH and ADCDRL registers is 00 00h. The A/D converter is linear and the digital result of the conversion is stored in the ADCDRH and ADCDRL registers. The accuracy of the conversion is described in the *Chapter 12: Electrical characteristics*. R<sub>AIN</sub> is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the allocated time. 57 ### A/D conversion phases The A/D conversion is based on two conversion phases: - Sample capacitor loading [duration: t<sub>SAMPLE</sub>] During this phase, the V<sub>AIN</sub> input voltage to be measured is loaded into the C<sub>ADC</sub> sample capacitor. - A/D conversion [duration: t<sub>HOLD</sub>] During this phase, the A/D conversion is computed (8 successive approximations cycles) and the C<sub>ADC</sub> sample capacitor is disconnected from the analog input pin to get the optimum analog to digital conversion accuracy. The total conversion time: $t_{CONV} = t_{SAMPLE} + t_{HOLD}$ While the ADC is on, these two phases are continuously repeated. At the end of each conversion, the sample capacitor is kept loaded with the previous measurement load. The advantage of this behavior is that it minimizes the current consumption on the analog pin in case of single input channel measurement. ### A/D conversion The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the "I/O ports" chapter. Using these pins as analog inputs does not $\varepsilon$ ffect the ability of the port to be read as a logic input. In the ADCCSR register: Select the CH[2:0] bits to assign the analog channel to convert. ### **ADC** conversion mode In the ADCCSR register: \ Set the ADON bit to smable the A/D converter and to start the conversion. From this time on, the ADC performs a continuous conversion of the selected channel. When a conversion is complete: - The EOC bit is set by hardware. - The result is in the ADCDR registers. A read to the ADCDRH or a write to any bit of the ADCCSR register resets the EOC bit. To read the 10 bits, perform the following steps: - 1. Poll EOC bit - 2. Read ADCDRL - 3. Read ADCDRH. This clears EOC automatically. To read only 8 bits, perform the following steps: - 1. Poll EOC bit - 2. Read ADCDRH. This clears EOC automatically. ### Changing the conversion channel The application can change channels during conversion. When software modifies the CH[2:0] bits in the ADCCSR register, the current conversion is stopped, the EOC bit is cleared, and the A/D converter starts converting the newly selected channel. J. 1. # 10.3.4 Low power modes Note: The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions. Table 47. Effect of low power modes on ADC | Mode | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Wait | No effect on A/D converter | | Halt | A/D converter disabled After wake-up from halt mode, the A/D converter requires a stabilization time t <sub>STAB</sub> (see Electrical characteristics) before accurate conversions can be performed. | ## 10.3.5 Interrupts None. # 10.3.6 Register description ## Control/status register (ADCCSR) Table 48. ADCCSR register description | | Bit | Name | Function | |--------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | 7 | FOC | End of conversion This bit is set by hardware. It is cleared by hardware when software reads the ADCDRH register or writes to any bit of the ADCCSR register. 0: Conversion is not complete 1: Conversion complete | | Obsor | 6 | SPEED | ADC clock selection This bit is set and cleared by software. It is used together with the SLOW bit to configure the ADC clock speed. Refer to the table in the SLOW bit description. | | opsole | 5 | ADON | A/D converter on This bit is set and cleared by software. 0: A/D converter is switched off 1: A/D converter is switched on | | 0 | 4:3 | - | Reserved, must be kept cleared | Table 48. **ADCCSR register description (continued)** | Bit | Name | Function | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | CH[2:0] | Channel selection These bits are set and cleared by software. They select the analog input to convert as follows: 000: Channel pin = AIN0 001: Channel pin = AIN1 010: Channel pin = AIN2 011: Channel pin = AIN3 100: Channel pin = AIN4 Note: A write to the ADCCSR register (with ADON set) aborts the current conversion, resets the EOC bit and starts a new conversion. | ## Data register high (ADCDRH) **ADCDRH** register description Table 49. | Bit | Name | Function | | |-----|--------|-------------------------------|--| | 7:0 | D[9:2] | MSB of analog converted value | | # Data register low (ADCDAL) **ADCDRL** register description | | | 0/ | Reserved | SLOW | Reserved | D[1:0] | | | | | | |--------|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--------|--|--|--|--|--| | 10 | 16 | | AUCIT | R/W | - | R/W | | | | | | | c0/c | Table | e 50. | ADCDRL register description | | | | | | | | | | 0/02 | Bit | Name | | Function | | | | | | | | | 0, | 7:4 | <b>)</b> - | Reserved, forced by hardware to 0 | | | | | | | | | | absole | 3 | SLOW | Slow mode This bit is set and cleared by software. It is used together with the SPEED bit in ADCCSR register to configure the ADC clock speed as shown in <i>Table 52</i> . | | | | | | | | | | Or | 2 | - | Reserved, forced by hardware to 0 | | | | | | | | | | | 1:0 | D[1:0] | LSB of analog converted value | | | | | | | | | 81/124 Table 51. ADC clock speed configuration | f <sub>ADC</sub> | ADCDRL SLOW bit | ADCCSR SPEED bit | |---------------------|-----------------|------------------| | f <sub>CPU</sub> /2 | 0 | 0 | | f <sub>CPU</sub> | 0 | 1 | | f <sub>CPU</sub> /4 | 1 | X | Table 52. ADC register map and reset values | | Address<br>(Hex.) | Register<br>label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|-------------------|-----------------------|----------|------------|-----------|------------------|-----------|----------|----------|----------| | | 0034h | ADCCSR<br>Reset value | EOC<br>0 | SPEED<br>0 | ADON<br>0 | 0 | 0 | CH2<br>0 | CH1<br>0 | CH0<br>0 | | | 0035h | ADCDRH<br>Reset value | D9<br>0 | D8<br>0 | D7<br>0 | D6<br>0 | D5<br>0 | D4<br>0 | C C C | D2<br>0 | | | 0036h | ADCDRL<br>Reset value | 0 | 0 | 0 | 0 | SLOW<br>0 | 00 | D1<br>0 | D0<br>0 | | Obsole<br>Obsole | te P | roduc | | C | 105°C | let <sup>6</sup> | 2 PY | 001 | | | #### 11 Instruction set #### 11.1 ST7 addressing modes The ST7 core features 17 different addressing modes which can be classified in seven main groups. Table 53. Addressing mode groups | Group | Example | | | | | | | |---------------|-----------------|--|--|--|--|--|--| | Inherent | nop | | | | | | | | Immediate | ld A,#\$55 | | | | | | | | Direct | ld A,\$55 | | | | | | | | Indexed | ld A,(\$55,X) | | | | | | | | Indirect | ld A,([\$55],X) | | | | | | | | Relative | jrne loop | | | | | | | | Bit operation | bset byte #5 | | | | | | | The ST7 instruction set is designed to minimize the camber of bytes required per instruction: To do so, most of the addressing modes may be divided in two submodes called long and short: - Long addressing mode is more yow nul because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles. - Short addressing mode is less powerful because it can generally only access page zero (0000h - 00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, Obsolete Product BSET, BRES, BSJI, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP) The ST7 accembier optimizes the use of long and short addressing modes. Table 54. ST7 addressing mode overview | | Mode | | Syntax | Destination/Source | Pointer address | Pointer size | Length (byt | |------------|------------------------|----------------------|-----------------------------------------------------------------------------|------------------------------|-----------------|--------------|----------------------------------------------| | Inherent | | | nop | | | | + 0 | | Immediate | | | ld A,#\$55 | | | | + 1 | | Short | Direct | | ld A,\$10 | 00FF | | | + 1 | | Long | Direct | | ld A,\$1000 | 0000FFFF | | | + 2 | | No Offset | Direct | Indexed | ld A,(X) | 00FF | | | + 0 (with X regineral + 1 (with Y regineral) | | Short | Direct | Indexed | ld A,(\$10,X) | 001FE | | | + 1 | | Long | Direct | Indexed | ld A,(\$1000,X) | 0000FFFF | | | +2 6 | | Short | Indirect | | ld A,[\$10] | 00FF | 00FF | byte | + 2 | | Long | Indirect | | ld A,[\$10.w] | 0000FFFF | 00FF | word | 12) | | Short | Indirect | Indexed | ld A,([\$10],X) | 001FE | 00FF | byte | + 2 | | Long | Indirect | Indexed | ld A,([\$10.w],X) | 0000FFFF | 00FF | word | + 2 | | Relative | Direct | | jrne loop | PC-128/PC+127 <sup>(1)</sup> | 40 | | +1 | | Relative | Indirect | | jrne [\$10] | PC-128/PC+127 <sup>(1)</sup> | COFF | byte | + 2 | | Bit | Direct | | bset \$10,#7 | 00FF | | 240 | + 1 | | Bit | Indirect | | bset [\$10],#7 | 00FF | 00FF | byte | + 2 | | Bit | Direct | Relative | btjt \$10,#7,skip | 00:.FF | 6, | | + 2 | | Bit | Indirect | Relative | btjt [\$10],it7,skin | 00FF | 00FF | byte | + 3 | | Bit<br>Bit | Direct Indirect Direct | Relative<br>Relative | bset \$10,#7<br>bset [\$10],#7<br>btjt \$10,#7,skip<br>btjt [\$10],it7,skip | 00FF<br>00FF | 00FF | byte | + 1<br>+ 2<br>+ 2<br>+ 3 | <sup>1.</sup> At the time the instruction is executed, the $\epsilon$ regram counter (PC) points to the instruction following JRxx. 577 ## 11.1.1 Inherent All inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation. Table 55. Inherent instructions | Instruction | Function | |--------------------------------------------|-------------------------------------| | NOP | No operation | | TRAP | S/W Interrupt | | WFI | Wait for interrupt (low power mode) | | HALT | Halt oscillator (lowest power mode) | | RET | Subroutine return | | IRET | Interrupt subroutine return | | SIM | Set interrupt mask | | RIM | Reset interrupt mask | | SCF | Set carry flag | | RCF | Reset carry flag | | RSP | Reset stack pointer | | LD | Load | | CLR | Cle <sub>i</sub> r | | PUSH/POP | Fush/Pop to/from the stack | | INC/DEC | Increment/decrement | | TNZ | Test negative or zero | | CPL, NEG | 1 or 2 complement | | MUL | Byte multiplication | | SLL, SF'L, SRA, RLC, RRC | Shift and rotate operations | | LSVIAP | Swap nibbles | | OSOLO TILO TILO TILO TILO TILO TILO TILO T | | ### 11.1.2 Immediate Immediate instructions have 2 bytes: The first byte contains the opcode. The second byte contains the operand value. Table 56. Immediate instructions | Instruction | Function | | | | | |--------------------|-----------------------|--|--|--|--| | LD | Load | | | | | | СР | Compare | | | | | | BCP | Bit compare | | | | | | AND, OR, XOR | Logical operations | | | | | | ADC, ADD, SUB, SBC | Arithmetic operations | | | | | ### 11.1.3 Direct In direct instructions, the operands are referenced by their memory andress. The direct addressing mode consists of two submodes: ### Direct (short) The address is a byte, thus requires only 1 byte after the opcode, but only allows 00 - FF addressing space. ### Direct (long) The address is a word, thus allo ving 64 Kbyte addressing space, but requires 2 bytes after the opcode. # 11.1.4 Direct indexed (no offset, short, long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. the direct indexed addressing mode consists of three submodes: ### Direct indexed (no offset) There is no offset (no extra byte after the opcode), and allows 00 - FF addressing space. ## **Direct indexed (short)** The offset is a byte, thus requires only 1 byte after the opcode and allows 00 - 1FE addressing space. ### Direct indexed (long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. #### 11.1.5 Indirect (short, long) The required data byte to do the operation is found by its memory address, located in memory (pointer). The pointer address follows the opcode. The indirect addressing mode consists of two submodes: ### Indirect (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. ### Indirect (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. #### 11.1.6 Indirect indexed (short, long) This is a combination of indirect and short indexed addressing nucles. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in monory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two submodes: ### Indirect indexed (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. ### Indirect indexed (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 57. Instructions supporting direct, indexed, indirect and indirect indexed addressing modes | | Table 57. | Instructions supporting direct, indexed, indirect and indirect indexed addressing modes | | | | | | | | |-------|-------------|-----------------------------------------------------------------------------------------|--------------------|--------------------------------------------|--|--|--|--|--| | cO// | Туре | <sup>1</sup> O <sub>O</sub> , | Instruction | Function | | | | | | | 000 | | | LD | Load | | | | | | | OP | , 8× | | СР | Compare | | | | | | | | Long and sl | nort instructions | AND, OR, XOR | Logical operations | | | | | | | 1250. | | | ADC, ADD, SUB, SBC | Arithmetic addition/subtraction operations | | | | | | | U/O2 | | | BCP | Bit compare | | | | | | Table 57. Instructions supporting direct, indexed, indirect and indirect indexed addressing modes (continued) | Туре | Instruction | Function | |-------------------------|----------------------------|------------------------------| | | CLR | Clear | | | INC, DEC | Increment/decrement | | | TNZ | Test negative or zero | | | CPL, NEG | 1 or 2 complement | | Short instructions only | BSET, BRES | Bit operations | | , | BTJT, BTJF | Bit test and jump operations | | | SLL, SRL, SRA, RLC,<br>RRC | Shift and rotate operations | | | SWAP | Swap nibbles | | | CALL, JP | Call or jump subroutine | # 11.1.7 Relative mode (direct, indirect) This addressing mode is used to modify the PC registe. Value by adding an 8-bit signed offset to it. Table 58. Available relative direct/indirect instructions | | Instruction | Function | |-------|-------------|------------------| | JRxx | | Conditional jump | | CALLR | *(5) | Call relative | The relative addressing mode consists of two submodes: ### Relative (direct) The oficet follows the opcode. ## Solutive (indirect) The offset is defined in memory, of which the address follows the opcode. # 11.2 Instruction groups The ST7 family devices use an instruction set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following *Table 60*. Table 59. Instruction groups | Group | | Instructions | | | | | | |---------------------|------|--------------|-----|--|--|--|--| | Load and transfer | LD | CLR | | | | | | | Stack operation | PUSH | POP | RSP | | | | | | Increment/decrement | INC | DEC | | | | | | Instructions Group Compare and tests CP TNZ **BCP** OR Logical operations AND **XOR CPL NEG** Bit operation **BSET BRES** Conditional bit test and branch **BTJT BTJF** ADC ADD Arithmetic operations **SUB** SBC MUL Shift and rotates SLL SRL SRA **RLC RRC SWAP** SLA Unconditional jump or call **JRA JRT JRF** JP **CALL CALLR** NOP RET Conditional branch **JRxx** TRAP WFI **HALT IRET** Interruption management Condition code flag modification SIM RIM SCF **RCF** Table 59. Instruction groups (continued) ### Using a prebyte The instructions are described with 1 to 4 bytes. In order to extend the number of available opcodes for an ô-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede. The whole instruction becomes: PC-2 End of previous instruction PC-1 Prebyte PC Opcode PC+1 Additional word (0 to 2) according to the number of bytes required to compute the enfective address These prelivies enable instruction in Y as well as indirect addressing modes to be implen crited. They precede the opcode of the instruction in X or the instruction using direct adaressing mode. The prebytes are: - PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one. - Ohana, Replace an instruction using direct, direct bit or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode. - PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one. ### Illegal opcode reset In order to provide enhanced robustness to the device against unexpected behavior, a system of illegal opcode detection is implemented. If a code to be executed does not correspond to any opcode or prebyte value, a reset is generated. This, combined with the Watchdog, allows the detection and recovery from an unexpected fault or interference. Note: A valid prebyte associated with a valid opcode forming an unauthorized combination does not generate a reset. Table 60. Instruction set overview | Mnemo | Description | Function/Example | Dst | Src | ſ | Н | I | N | Z | С | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADC | Add with carry | A = A + M + C | Α | М | | Н | | Ν | Z | С | | ADD | Addition | A = A + M | Α | М | | Н | | Ν | Z | С | | AND | Logical And | A = A . M | Α | М | | | | Ν | Z | | | ВСР | Bit compare A, memory | tst (A . M) | Α | М | | | | Ν | Z | | | BRES | Bit reset | bres byte, #3 | М | | | | | | | | | BSET | Bit set | bset byte, #3 | М | | | | | | | | | BTJF | Jump if bit is false (0) | btjf byte, #3, Jmp1 | М | | | | | | | С | | BTJT | Jump if bit is true (1) | btjt byte, #3, Jmp1 | М | | | | | | | С | | CALL | Call subroutine | | | | | | | | 7 | | | CALLR | Call subroutine relative | | | | | | | | | | | CLR | Clear | | reg, M | | O | | | 0 | 1 | | | СР | Arithmetic compare | tst(Reg - M) | reg | N) | | | | N | Z | С | | CPL | One complement | A = FFH-A | reç, M | | | | | N | Z | 1 | | DEC | Decrement | dec Y | .~eʒ, M | | 4 | | | Ν | Z | | | HALT | Halt | cO/, | | ~ (C | Y | | 0 | | | | | IRET | Interrupt routine return | Pop CC A, X, PC | | | | Н | I | N | Z | С | | INC | Increment | inc X | reg, M | | | | | Ν | Z | | | JP | Absolute jump | jp [TBL.w] | 5 | | | | | | | | | JRA | Jump relative alvars | 1000 | | | | | | | | | | JRT | Jump relativ? | Up. | | | | | | | | | | JRF | Neverjung | jrf * | | | | | | | | | | JRIH | Jump ir ext. interrupt = 1 | | | | | | | | | | | JRII. | Jump if ext. interrupt = 0 | 1 | | | | | | | | | | J'Fill | Jump if H = 1 | H = 1 ? | | | | | | | | | | JRNH | Jump if H = 0 | H = 0 ? | | | | | | | | | | JRM | Jump if I = 1 | I = 1 ? | | | | | | | | | | JRNM | Jump if I = 0 | I = 0 ? | | | | | | | | | | JRMI | Jump if N = 1 (minus) | N = 1 ? | | | | | | | | | | JRPL | Jump if N = 0 (plus) | N = 0 ? | | | | | | | | | | JREQ | Jump if Z = 1 (equal) | Z = 1 ? | | | | | | | | | | JRNE | Jump if $Z = 0$ (not equal) | Z = 0 ? | | | | | | | | | | JRC | Jump if C = 1 | C = 1 ? | | | | | | | | | | JRNC | Jump if C = 0 | C = 0 ? | | | Ī | | | | | | | JRULT | Jump if C = 1 | Unsigned < | | | Ī | | | | | | | JRUGE | Jump if C = 0 | Jmp if unsigned >= | | | Ī | | | | | | | JRUGT | Jump if $(C + Z = 0)$ | Unsigned > | | | | | | | | | | | ADC ADD BCP BRES BSET BTJF CALL CALLR CP CPL DEC HALT INC JP JRA JRT JRF JRIH JRIH JRIH JRNH JRNM JRNM JRNM JRNM JRNM JRNM JRNM JRNE JRC JRC JRUCT JRUGE | ADC Add with carry ADD Addition AND Logical And BCP Bit compare A, memory BRES Bit reset BSET Bit set BTJF Jump if bit is false (0) BTJT Jump if bit is true (1) CALL Call subroutine CALLR Call subroutine relative CLR Clear CP Arithmetic compare CPL One complement DEC Decrement HALT Halt IRET Interrupt routine return INC Increment JP Absolute jump JRA Jump relative alwars JRT Jump relative JRF Never jump JRH Jump if ext. interrupt = 1 JRIL Jump if H = 1 JRNH Jump if H = 0 JRM Jump if I = 0 JRM Jump if N = 1 (minus) JRPL Jump if N = 0 (plus) JREQ Jump if Z = 1 (equal) JRC Jump if C = 1 JRNC Jump if C = 1 JRUCE Jump if C = 1 JRUCE Jump if C = 0 | ADC Add with carry A = A + M + C ADD Addition A = A + M AND Logical And A = A . M BCP Bit compare A, memory tst (A . M) BRES Bit reset bres byte, #3 BSET Bit set bset byte, #3 BTJF Jump if bit is false (0) btjf byte, #3, Jmp1 BTJT Jump if bit is true (1) btjt byte, #3, Jmp1 CALL Call subroutine CALLR Call subroutine relative CLR Clear CP Arithmetic compare tst(Reg - M) CPL One complement A = FFH-A DEC Decrement dec Y HALT Halt IRET Interrupt routine return inc X JP Absolute jump jp [TBL.w] JRA Jump relative always JRF Never jump jrf * JRIL Jump if ext. interrupt = 0 JRIL Jump if ext. interrupt = 0 JRIL Jump if I = 0 JRM Jump if I = 0 JRM Jump if N = 1 (minus) N = 1 ? JRRPL Jump if N = 0 (plus) N = 0 ? JRRC Jump if C = 1 JRNC JRUGE Jump if C = 0 JRUGE Jump if unsigned < JRUGE Jump if c = 1 JRUGE Jump if c = 0 JRUGE Jump if C = 0 JRUGE Jump if unsigned < C = 0 JRUGE Jump if unsigned < > JRUGE Jump if unsigned > JRUGE Jump if unsigned > JRUGE Jump if unsigned > JRUGE Jump | ADC Add with carry A = A + M + C A M H N Z ADD Addition A = A + M A M M N Z AND Logical And A = A . M A M N N Z BCP Bit compare A, memory tst (A . M) A M N N Z BRES Bit reset bres byte, #3 M M N N Z BRETJF Jump if bit is false (0) bijf byte, #3, Jmp1 M N D BTJT Jump if bit is true (1) bijt byte, #3, Jmp1 M N N Z CALL Call subroutine CALL Call subroutine relative CCR Clear reg, M N Z CPL One complement A = FFH-A rec, M N Z CPL One complement A = FFH-A rec, M N Z CPL One complement dec Y N N Z DEC Decrement dec Y N N Z DEC Decrement inc X reg, M N Z JHA Jump relative Jip [TBL.w] JFH Jump relative Jip [TBL.w] JFH Jump relative Jim N N J JFH Jump relative Jim N N J JFH Jump if ext. interrupt = 0 JFM Jump if N = 1 | Table 60. Instruction set overview (continued) | Mnemo | Description | Function/Example | Dst | Src | Н | ı | N | Z | С | |--------------------|------------------------|---------------------|---------|------------|----|---|---|---|---| | JRULE | Jump if $(C + Z = 1)$ | Unsigned <= | | | | | | | | | LD | Load | dst <= src | reg, M | M, reg | | | N | Z | | | MUL | Multiply | X,A = X * A | A, X, Y | X, Y, A | 0 | | | | 0 | | NEG | Negate (2's compl) | neg \$10 | reg, M | | | | N | Z | С | | NOP | No operation | | | | | | | | | | OR | OR operation | A = A + M | Α | М | | | N | Z | | | POP | Pop from the stack | pop reg | reg | М | | | | | | | | | pop CC | CC | М | Н | I | N | Z | С | | PUSH | Push onto the stack | push Y | М | reg,<br>CC | | Ċ | | | | | RCF | Reset carry flag | C = 0 | | | | | | | 0 | | RET | Subroutine return | | | 50 | | | | | | | RIM | Enable interrupts | I = 0 | | | | 0 | | 9 | | | RLC | Rotate left true C | C <= Dst <= C | : 3G N. | | 1 | | N | Z | С | | RRC | Rotate right true C | C => Dst => C | :eg, M | .0 | 0. | | N | Z | С | | RSP | Reset stack pointer | S = Max alloved | | 2/6 | ' | | | | | | SBC | Subtract with carry | A = 1 - N - C | A | М | | | N | Z | С | | SCF | Set carry flag | C = 1 | | | | | | | 1 | | SIM | Disable Interrupts | I = 1 | | | | 1 | | | | | SLA | Shift left arithmetic | C <= Dst <= 0 | reg, M | | | | N | Z | С | | SLL | Shift left 'oʻnic | C <= Dst <= 0 | reg, M | | | | N | Z | С | | SRL | Shift right logic | 0 => Dst => C | reg, M | | | | 0 | Z | С | | SRA | Shift right arithmetic | Dst7 => Dst => C | reg, M | | | | N | Z | С | | S 15 | Subtraction | A = A - M | Α | М | | | N | Z | С | | ISWAP | SWAP nibbles | Dst[74] <=> Dst[30] | reg, M | | | | Ν | Z | | | TNZ | Test for neg & zero | tnz lbl1 | | | | | N | Z | | | TRAP<br>WFI<br>XOR | S/W trap | S/W interrupt | | | | 1 | | | | | WFI | Wait for interrupt | | | | | 0 | | | | | XOR | Exclusive OR | A = A XOR M | Α | М | | | N | Z | | 47/ #### 12 **Electrical characteristics** #### 12.1 **Parameter conditions** Unless otherwise specified, all voltages are referred to V<sub>SS</sub>. #### 12.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A max$ (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based car characterization, the minimum and maximum values refer to sample tests at a represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). #### 12.1.2 Typical values Unless otherwise specified, typical data is based on $T_{\lambda} = 25$ °C, $V_{DD} = 5V$ (for the $4.5V \le V_{DD} \le 5.5V$ voltage range) and $V_{DD} = 3.3V$ (for the $3V \le V_{DD} \le 3.6V$ voltage range). They are given only as design guidelines and are rot tested. #### 12.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 12.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 44. Figure 36. Pin loading conditions #### 12.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 45*. Figure 37. Pin input voltage ### 12.2 **Absolute maximum ratings** Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating occuditions for extended periods may affect device reliability. **Voltage characteristics** Table 61. | Symbol | Ratin 1s | Maximum value | Unit | |-----------------------|-----------------------------------------------------------|----------------------------------------------|---------| | $V_{DD}$ - $V_{SS}$ | Supply voltage | 7.0 | V | | V <sub>IN</sub> | Input voltag ? c;; an / pin (1)(2) | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V | | V <sub>ESD(HBM)</sub> | Electro static discharge voltage<br>(F'u.ma ו pody model) | see Section 12.7.2 on p | age 114 | | VESC(1.1M.) | '-lectrostatic discharge voltage<br>(Machine model) | see Section 12.7.2 on p | age 114 | - V<sub>SS</sub> could damage the device if an unexpected change of the I/N in the same way to V<sub>DD</sub> or V<sub>SS</sub> according to their reset configuration. 2. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. Directly connecting the I/O pins to V<sub>DD</sub> or V<sub>SS</sub> could damage the device if an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 10kΩ for I/Os). Unused I/O pins must be tied in the same way to V<sub>DD</sub> or V<sub>SS</sub> according to their reset configuration. | Table 62. | Current characteristics | |-----------|-------------------------| | | | | Symbol | Ratings | Maximum value | Unit | |-----------------------------------------|-------------------------------------------------------------------------|---------------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power lines (source) <sup>(1)</sup> | 75 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 150 | | | | Output current sunk by any standard I/O and control pin | 20 | | | I <sub>IO</sub> | Output current sunk by any high sink I/O pin | 40 | mA | | | Output current source by any I/Os and control pin | -25 | ША | | (2)(3) | Injected current on RESET pin | ±5 | | | I <sub>INJ(PIN)</sub> <sup>(2)(3)</sup> | Injected current on any other pin <sup>(4)</sup> | ±5 | | | ΣI <sub>INJ(PIN)</sub> <sup>(2)</sup> | Total injected current (sum of all I/O and control pins) <sup>(4)</sup> | ±20 C | | - 1. All power (V<sub>DD</sub>) and ground (V<sub>SS</sub>) lines must always be connected to the external supply. - 2. $I_{INJ(PIN)}$ must never be exceeded. This is implicitly insured if $V_{IN}$ maximum is respected. If $\prime_{IN}$ maximum cannot be respected, the injection current must be limited externally to the $I_{INJ(PIN)}$ value. $\prime$ positive injection is induced by $V_{IN} > V_{CD}$ while a negative injection is induced by $V_{IN} < V_{CS}$ . - Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable trects on the analog functions, care must be taken: - Analog input pins must have a negative injection less than 0.8 × / (as suming that the impedance of the analog voltage is lower than the specified limits) - Pure digital pins must have a negative injection less than '.c'n/.. In addition, it is recommended to inject the current as far as possible from the analog input pins - 4. When several inputs are submitted to a current injection the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantial eo is values). These results are based on characterisation with ΣI<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device. Table 63. Thermal characteristics | Symbol | Ratings | Value | Unit | | | | | | | | |------------------|-----------------------------------------------------------------------------------------------|-------|------|--|--|--|--|--|--|--| | T <sub>STG</sub> | T <sub>STG</sub> Storage temperature range | | °C | | | | | | | | | TJ | T <sub>J</sub> Naximum junction temperature (see <i>Chapter 13: Package characteristics</i> ) | | | | | | | | | | # Operating conditions Table 64. General operating conditions | 12.3 | Ocerat | ing conditions | | | | | |---------------|--------------------|---------------------------------------|--------------------------------------------------------------------------------|-------------------|------|------| | | Table 64. | General operating cond | ditions | | | | | 0/02 | Symbol | Parameter | Conditions | Min | Max | Unit | | 0, | $V_{\mathrm{DD}}$ | Supply voltage | f <sub>OSC</sub> = 16 MHz max,<br>T <sub>A</sub> = -40°C to T <sub>A</sub> max | 3.0 | 5.5 | ٧ | | a\(\sigma^0\) | f <sub>CLKIN</sub> | External clock frequency on CLKIN pin | $V_{DD} \ge 3V$ | 0 | 16 | MHz | | Ob | т. | Ambient temperature range | A Suffix version | -40 | +85 | °C | | | T <sub>A</sub> | Ambient temperature range | C Suffix version | - <del>-1</del> 0 | +125 | | Figure 38. f<sub>CLKIN</sub> maximum operating frequency versus V<sub>DD</sub> supply voltage Table 65. Operating conditions with low voltage detector (LVD)<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------|----------------------|---------------------|------|---------------------|------| | V <sub>IT+(LVD)</sub> | Reset release threshold (V <sub>DD</sub> rise) | High threshold | 3.50 <sup>(2)</sup> | 4.00 | 4.50 | v | | V <sub>IT-(LVD)</sub> | Reset generation threshold (V <sub>DD</sub> fall) | Tilgit tilleshold | 3.30 | 3.80 | 4.40 <sup>(2)</sup> | , v | | V <sub>hys</sub> | LVD voltage threshold hysteresis | VIT+( ND) - TT-(LVD) | | 150 | | mV | | Vt <sub>POR</sub> | V <sub>DD</sub> rise time rate <sup>(3)(4)</sup> | 0,0 | 20 | 5- | | μs/V | | I <sub>DD(LVD)</sub> <sup>(2)</sup> | LVD current consumption | $V_{DD} = 5V$ | | 220 | | μΑ | - 1. $T_A = -40$ to 125°C unless otherwise specified. - 2. Not tested in production - Not tested in production. The V<sub>DD</sub> rise time rate condition is needed to ensure a correct device power-on and LVD reset release. We entitle V<sub>DD</sub> slope is outside these values, the LVD may not release properly the reset of the MCU. - 4. Use of LVD with va,vac tive power supply: With this type of power supply, if power cuts occur in the application, it is recommended to pull V<sub>DD</sub> down to 0V to ensure optimum restart conditions. Refer to circuit example in -ig is 67 on page 124. 5// #### 12.3.1 Internal RC oscillator The ST7 internal clock can be supplied by an internal RC oscillator (selectable by option byte). Note: To improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the $V_{DD}$ and $V_{SS}$ pins as close as possible to the ST7 device. Table 66. Internal RC oscillator calibrated at 5.0V | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|------------------|--------------------|--------|--|--|--| | 4 | Internal RC oscillator | RCCR = FF (reset value), $T_A = 25$ °C, $V_{DD} = 5$ V | | 4.5 | | MHz | | | | | f <sub>RC</sub> | frequency | RCCR = RCCR0 <sup>(1)</sup> , T <sub>A</sub> = 25°C, V <sub>DD</sub> = 5V | | 8 | | IVIITZ | | | | | | RC resolution | $V_{DD} = 5V^{(2)}$ | -2 | | +2 | | | | | | $ACC_{RC}$ | Accuracy of internal RC | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \ V_{DD} = 5\text{V}$ | -7 | | -,7 | % | | | | | | oscillator with<br>RCCR = RCCR0 <sup>(1)</sup> | $T_A = -40$ °C to +125°C, $V_{DD} = 4.5$ to $5.5V^{(2)}$ | -8 | | +9 | | | | | | I <sub>DD(RC)</sub> | RC oscillator current consumption | $T_A = 25^{\circ}C, V_{DD} = 5V$ | (0, | | 900 <sup>(3)</sup> | μΑ | | | | | t <sub>su(RC)</sub> | RC oscillator setup time | $T_A = 25^{\circ}C, V_{DD} = 5V$ | | 4 <sup>(3)</sup> | | μs | | | | | 2. Data b | See Internal RC oscillator adjustment on page 31 Data based on characterization results; not tested in production Guaranteed by Design | | | | | | | | | | Symbol | Parameter | Conditions | Min | Typ | May | Unit | | | | <sup>1.</sup> See Internal RC oscillator adjustment on page 31 Internal RC oscillator calibrated at 5.3V Table 67. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|---------------------------------------------|------------------------------------------------------------------------------|-----|------------------|--------------------|--------| | f . | Internal RC oscillator | PCCR - FF (reset value), $T_A = 25$ °C, $V_{DD} = 3.3$ V | | 4.4 | | MHz | | f <sub>RC</sub> frequency | | 1.CCR = RCCR1 <sup>(1)</sup> , T <sub>A</sub> = 25°C, V <sub>DD</sub> = 3.3V | | 8 | | IVITIZ | | | RC resolution | $V_{DD} = 3.3V^{(2)}$ | -2 | | +2 | | | oscilla | Accuracy of internal RC | $T_A = -40$ °C to +125°C, $V_{DD} = 3.3V$ | -7 | | +7 | % | | | oscilla(o) with RCUR = RCCR1 <sup>(1)</sup> | $T_A = -40$ °C to +125°C, $V_{DD} = 3.0$ to $3.6V^{(2)}$ | -8 | | +9 | | | I <sub>DD(AC)</sub> | consumption | $T_A = 25$ °C, $V_{DD} = 3.3V$ | | | 900 <sup>(3)</sup> | μΑ | | su(RC) | RC oscillator setup time | $T_A = 25$ °C, $V_{DD} = 3.3V$ | | 4 <sup>(3)</sup> | | μs | <sup>1.</sup> See Internal RC oscillator adjustment on page 31 <sup>2.</sup> Data based on characterization results; not tested in production <sup>3.</sup> Guaranteed by Design <sup>2.</sup> Data based on characterization results; not tested in production Guaranteed by design Figure 39. Internal RC oscillator frequency vs. temperature (RCCR = RCCR0) at $V_{DD} = 5.0V$ 8.25 Figure 40. Internal RC oscillator frequency vs. temperature (FICCR = RCCR1) at $V_{DD} = 3.3V$ 577 #### **Supply current characteristics** 12.4 The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for halt mode for which the clock is stopped). Table 68. Supply current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | Тур | Max | Unit | |-----------------|-------------------------------------------------|--------------------------------|-----|--------------------|------| | | Supply current in run mode <sup>(2)</sup> | f <sub>CPU</sub> = 8 MHz | 5.0 | 9.0 | mA | | | Supply current in wait mode <sup>(3)</sup> | f <sub>CPU</sub> = 8 MHz | 1.5 | 4.0 | ША | | | Supply current in slow mode <sup>(4)</sup> | $f_{CPU}/32 = 250 \text{ kHz}$ | 650 | 1100 | | | I <sub>DD</sub> | Supply current in slow wait mode <sup>(5)</sup> | $f_{CPU}/32 = 250 \text{ kHz}$ | 500 | 9.70 | 1 | | | Supply current in AWUFH mode <sup>(6)(7)</sup> | | 40 | 120 <sup>(8)</sup> | μΑ | | | Supply current in active halt mode | :0 | 100 | 250 | | | | Supply current in halt mode <sup>(9)</sup> | 0/0 | 0.5 | 3 | | - 1. $T_A = -40 \text{ to } +125 \,^{\circ}\text{C}$ unless otherwise specified - 2. CPU running with memory access, all I/O pins in input moc'e vito a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load), all peripherals in reset state; clock input (CLKIN) driven by extensel square wave, LVD disabled. - All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ ,no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, $V_{CD}$ or subled. - Slow mode selected with $f_{CPU}$ based on $f_{C3C}$ direct by 32. All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load), all peripherals in rese<sup>+</sup> ate; clock input (CLKIN) driven by external square wave, LVD disabled. - Slow wait mode selected with f $_{CPII}$ Lased on f $_{OSC}$ divided by 32. All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no leac), all r er pherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled. - All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load). Data tested in production at $V_{DD}$ max. - This consul upt our refers to the halt period only and not the associated run period which is software depondent. - Data pased on characterization, not tested in production - ara nased on All I/O pins in o characterization All I/O pins in output mode with a static value at $V_{SS}$ (no load), LVD disabled. Data based on characterization results, tested in production at $V_{DD}$ max and $f_{CPU}$ max. Figure 41. Typical $I_{DD}$ in run mode vs. $f_{CPU}$ Figure 44. Typical $I_{DD}$ in slow wait mode vs. $f_{CPU}$ | p peripherals Parameter | | Conditio | ns | Typ <sup>(1)</sup> | Unit | |---------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | eload timer supply curren | $f_{CPU} =$ | 8 MHz V | <sub>DD</sub> = 5.0V | 30 | | | current when converting <sup>(3</sup> | $f_{ADC} =$ | 4 MHz V | ' <sub>DD</sub> = 5.0V | 750 | μA | | | Parameter eload timer supply currencurrent when converting | Parameter eload timer supply current <sup>(2)</sup> f <sub>CPU</sub> = | ParameterConditioneload timer supply current $^{(2)}$ $f_{CPU} = 8 \text{ MHz}$ Vcurrent when converting $^{(3)}$ $f_{ADC} = 4 \text{ MHz}$ V | ParameterConditionseload timer supply current $^{(2)}$ $f_{CPU} = 8 \text{ MHz}$ $V_{DD} = 5.0 \text{V}$ current when converting $^{(3)}$ $f_{ADC} = 4 \text{ MHz}$ $V_{DD} = 5.0 \text{V}$ | ParameterConditionsTyp(1)eload timer supply current(2) $f_{CPU} = 8 \text{ MHz}$ $V_{DD} = 5.0V$ 30current when converting(3) $f_{ADC} = 4 \text{ MHz}$ $V_{DD} = 5.0V$ 750 | - Not tested in production, guaranteed by characterization - Data based on a differential $I_{DD}$ measurement between reset configuration (timer stopped) and the timer running in PWM mode at $f_{CPU} = 8 \text{ MHz}$ - Data based on a differential $\rm I_{DD}$ measurement between reset configuration and continuous A/D conversions with amplifier off 100/124 #### **Clock and timing characteristics** 12.5 Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub>. Table 70. **General timings** | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Typ <sup>(2)</sup> | Max | Unit | |----------------------|----------------------------------------|--------------------------|------|--------------------|------|------------------| | t | Instruction cycle time | | 2 | 3 | 12 | t <sub>CPU</sub> | | <sup>L</sup> c(INST) | | f O MU-7 | 250 | 375 | 1500 | ns | | + | Interrupt reaction time <sup>(3)</sup> | f <sub>CPU</sub> = 8 MHz | 10 | | 22 | t <sub>CPU</sub> | | <sup>t</sup> v(IT) | $t_{v(IT)} = \Delta t_{c(INST)} + 10$ | | 1.25 | | 2.75 | μs | - 1. Data based on characterization, not tested in production - 2. Data based on typical application software - Time measured between interrupt event and interrupt vector fetch. $\Delta t_{c(INST)}$ is the number of $t_{C^2U}$ cycles needed to finish the current instruction execution. Table 71. Auto wake-up RC oscillator | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|------------------------------------|----------------------|-----|-----|------|------| | V <sub>DD(RCAWU)</sub> | Supply voltage range | 9% | 3.0 | 5.0 | 5.5 | V | | T <sub>A(RCAWU)</sub> | Operating temperature range | | -40 | 25 | 125 | °C | | 1 | Current consumption <sup>(1)</sup> | Without prescaler | 2.0 | 8.0 | 14.0 | μA | | IDD(RCAWU) | Current Consumption 7 | A'∴U RC switched off | | 0 | | μΑ | | f <sub>OSC(RCAWU)</sub> | Output frequency <sup>(1)</sup> | 16/2 | 20 | 33 | 60 | kHz | <sup>1.</sup> Data guaranteed by Design ### 12.6 Memory characteristics Table 72. RAM and hardware registers<sup>(1)</sup> | symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|------------------------------------|----------------------|-----|-----|-----|------| | V <sub>RM</sub> | Data retention mode <sup>(2)</sup> | Halt mode (or reset) | 1.6 | | | V | - 1. $T_A = -40$ °C to 125°C, unless otherwise specified. - 2. Minimum $V_{DD}$ supply voltage without losing data stored in RAM (in halt mode or under reset) or in hardware registers (only in Halt mode). Guaranteed by construction, not tested in production. Table 73. Flash program memory | 0ps01 | 2. Minimu | 10°C to 125°C, unless otherwise specification V <sub>DD</sub> supply voltage without losing care registers (only in Halt mode). Guard. Flash program memory | data stored in RAM (in halt mod | | | or in | | |--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------|------|-------|--------| | 1050II | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | | Op | V <sub>DD</sub> | Operating voltage for Flash write/erase | | 3.0 | | 5.5 | V | | | t <sub>prog</sub> | Programming time for 1~32 bytes <sup>(2)</sup> | $T_A = -40 \text{ to } +125^{\circ}\text{C}$ | | 5 | 10 | ms | | | | Programming time for 1 Kbyte | T <sub>A</sub> = +25°C | | 0.16 | 0.32 | s | | | t <sub>RET</sub> | Data retention <sup>(3)</sup> | $T_A = +55^{\circ}C^{(4)}$ | 20 | | | years | | | N <sub>RW</sub> | Write/erase cycles | $T_A = +25^{\circ}C$ | 10k <sup>(5)</sup> | | | cycles | | Table 73. Flash program memory (continue | |------------------------------------------| |------------------------------------------| | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |-----------------|-------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------| | | (6) | Read/write/erase modes<br>f <sub>CPU</sub> = 8 MHz, V <sub>DD</sub> = 5.5V | | | 2.6 | mA | | I <sub>DD</sub> | Supply current <sup>(6)</sup> | No read/no write mode | | | 100 | μA | | | | Power down mode/halt | | 0 | 0.1 | μΑ | - 1. $T_A = -40$ °C to 85°C, unless otherwise specified. - 2. Up to 32 bytes can be programmed at a time. - 3. Data based on reliability test results and monitored in production. - 4. The data retention time increases when the $T_A$ decreases. - 5. Design target value pending full product characterization. - 6. Guaranteed by design. Not tested in production. Table 74. **EEPROM memory (ST7FLU09 only)** | <ul> <li>5. Design target value pending full product characterization.</li> <li>6. Guaranteed by design. Not tested in production.</li> <li>Table 74. EEPROM memory (ST7FLU09 only)</li> </ul> | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------|------|-----|-----|--------|--| | Symbol | Parameter | Conditions <sup>(1)</sup> | Vina | Гур | Max | Unit | | | V <sub>DD</sub> | Operating voltage for EEPROM write/erase | Refer to operating range of V <sub>DD</sub> with T <sub>A</sub> , Section 12.3 on page 104 | 3.0 | | 5.5 | V | | | t <sub>prog</sub> | Programming time for 1~32 bytes | 125010 | (0) | 5 | 10 | ms | | | t <sub>RET</sub> <sup>(2)</sup> | Data retention <sup>(3)</sup> | 1 <sub>A</sub> = → 55°C | 20 | | | years | | | N <sub>RW</sub> | Write/erase cycles | 1 <sub>A</sub> = +25°C | 300k | | | cycles | | - 1. $T_A = -40$ °C to 125°C, unless of rerwise specified. - 2. Data based on reliability test results and monitored in production. - 3. The data retention tine increases when the $T_{\Delta}$ decreases. ### EMC (electromagnetic compatibility) characteristics 12.7 Susceptibility tests are performed on a sample basis during product characterization. # Functional EMS (electromagnetic susceptibility) Based on a simple running application on the product (toggling two LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs). - ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 - FTB: A burst of fast transient voltage (positive and negative) is applied to $V_{DD}$ and $V_{SS}$ through a 100pF capacitor until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard. A device reset allows normal operations to be resumed. The test results given in *Table 77* are based on the EMS levels and classes defined in application note AN1709. ### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore, it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. ### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) ### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RESET pin or the paciliator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). Table 75. EMS test results | Sy | /mbol | Parameter | Conditions | Level/<br>class | |----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------| | V | | Voltage limits to Le applied on any I/O<br>pin to induce a tenetional disturbance | $V_{DD}$ = 5V, $T_A$ = +25°C, $f_{OSC}$ = 8 MHz, SO8 package, conforms to IEC 1000-4-2 | 3B | | V | FFTB | Fast transient voltage burst limits to be apolice through 100pF on V <sub>DD</sub> and V <sub>DD</sub> pins to induce a functional disturbance | V <sub>DD</sub> = 5V, T <sub>A</sub> = +25°C, f <sub>OSC</sub> = 8 MHz,<br>SO8 package,<br>conforms to IEC 1000-4-4 | 4A | | Obsolets<br>Obsolets | SY | roducu | | | 577 #### 12.7.2 **Electromagnetic interference (EMI)** Based on a simple application running on the product (toggling two LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/3 which specifies the board and the loading of each pin. EMI emissions(1) Table 76. | Symbol | Parameter | Conditions | Monitored frequency band | Max vs. [f <sub>OSC</sub> /f <sub>CPU</sub> ] -/8 MHz | Unit | |-----------------------------|-----------------------------------------|---------------------------------|--------------------------|-------------------------------------------------------|-------| | | | | 0.1 MHz to 30 MHz | 21 | | | C | Pook lovel | $V_{DD} = 5V$ , $T_A = +25$ °C, | 30 MHz to 130 MHz | 23 | ι'ΒμV | | S <sub>EMI</sub> Peak level | SO8 package, conforming to SAE J 1752/3 | 130 MHz to 1 GHz | 16 | וע | | | | | | SAE EMI Level | 3 | - | <sup>1.</sup> Data based on characterization results, not tested in production. #### Absolute maximum ratings (electrical sensitivity) 12.7.3 Based on three different tests (ESD and LU) using subside measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. ### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the AEC-Q100 002/-003/-011 standard. For more details, refer to the application note AN 131. Table 77. At solute maximum ratings | | Symbol | Ratings | Conditions | Class | Max<br>value <sup>(1)</sup> | Unit | |------|-----------------------|--------------------------------------------------------|----------------------------------------------------|-------|-----------------------------|------| | 60/6 | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (Human body model) | T <sub>A</sub> = +25 °C conforming to AEC-Q100-002 | H2 | 4000 | | | Ops | V <sub>ESD(MM)</sub> | Electrostatic discharge voltage (Machine model) | T <sub>A</sub> = +25 °C conforming to AEC-Q100-003 | МЗ | 400 | V | | -0/8 | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (Charged device model) | T <sub>A</sub> = +25 °C conforming to AEC-Q100-011 | СЗА | 750 | | | Ops | 1. Data base | ed on characterization results, not tes | sted in production. | | | | <sup>1.</sup> Data based on characterization results, not tested in production. ### Static latch-up (LU) Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with the EIA/JESD78 IC latch-up standard. ### **Electrical sensitivities** Table 78. Latch-up results | ! | Symbol | Parameter | Conditions | Class | |-------|--------|-----------------------|--------------------------------------|-----------| | | LU | Static latch-up class | $T_A = +125$ °C conforming to JESD78 | V level A | | | | | TA = +125°C conforming to JESD78 | 1010 | | | | | Dio. | *(5) | | | | | 18 | CIL | | | | | 60/6,000 | ), o | | | | | 0/02 | | | | | | 16/16 | | | | | 4(5) | 1050° | | | | | AUICE | Oh | | | | 0 | 100, 18) | | | | _X | e K | Cil | | | | 0/6/ | | 100/01 | | | | 71050 | P | roduct(s) | | | | | S | | | | | 60/0 | | | | | | 002 | | | | | | | | | | | | | | | | | 577 #### I/O port pin characteristics 12.8 Subject to general operating conditions for $V_{DD}$ , $f_{OSC}$ , and $T_A$ unless otherwise specified. Table 79. General characteristics | Symbol | Parameter | Con | Conditions | | Тур | Max | Unit | |-----------------------|------------------------------------------------------------------------------|---------------------------|-------------------|--------------------|--------------------|----------------------|------------------| | $V_{IL}$ | Input low level voltage | -40°C to 12 | r.°C | | | $0.3V_{\mathrm{DD}}$ | V | | V <sub>IH</sub> | Input high level voltage | -40 C to 12 | .5 0 | 0.7V <sub>DD</sub> | | | V | | V <sub>hys</sub> | Schmitt trigger voltage hysteresis <sup>(1)</sup> | | | | 400 | | mV | | I <sub>lkg</sub> | Input leakage current | $V_{SS} \leq V_{IN} \leq$ | · V <sub>DD</sub> | | | ±1 | | | I <sub>S</sub> | Static current consumption induced by each floating input pin <sup>(2)</sup> | Floating input mode | | | 400 | cile | Au | | В | Weak pull-up equivalent | V V | $V_{DD} = 5V$ | 70 | 12.0 | 200 | kΩ | | R <sub>PU</sub> | resistor <sup>(3)(4)</sup> | $V_{IN} = V_{SS}$ | $V_{DD} = 3.3V$ | 010 | 200 <sup>(1)</sup> | JC | K32 | | C <sub>IO</sub> | I/O pin capacitance | | 40 | | 5 | | pF | | t <sub>f(IO)out</sub> | Output high to low level fall time <sup>(1)</sup> | C <sub>L</sub> = 50 pF | Ver | - 45 ( | 25 | | 20 | | t <sub>r(IO)out</sub> | Output low to high level rise time <sup>(1)</sup> | between 10% and 90% | | 6// | 25 | | ns | | t <sub>w(IT)in</sub> | External interrupt pulse time <sup>(5)</sup> | | Veje | 1 | | | t <sub>CPU</sub> | - 1. Data based on characterization results, not tested in production - Configuration not recording nued, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor (see *Figure 58*). Static peak current value taken at a fixed V<sub>IN</sub> value, based on design simulation and technology characteristics, not tested in production. This value depends on V<sub>DD</sub> and temperature values. - The $R_{FJ}$ pull-up equivalent resistor is based on a resistive transistor (corresponding $I_{PU}$ current characteristics described in *Figure 56*). - $\Gamma_{FU}$ not applicable on PA3 because it is multiplexed on $\overline{RESET}$ pin - 🐔 To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as Two typical applications with unused I/O pin Caution: During normal operation the ICCCLK pin must be pulled up, internally or externally (external pull-up of 10k mandatory in noisy environment). This is to avoid entering ICC mode unexpectedly during a reset. Note: I/O can be left unconnected if it is configured as output (0 or 1) by the software. This has the advantage of greater EMC robustness and lower cost. Figure 47. Typical $I_{PU}$ vs. $V_{DD}$ with $V_{IN} = V_{SS}$ Table 80. Output driving current<sup>(1)</sup> | Symbol | Parameter | Conditions | Mil | Max | Unit | |-----------------------------------|---------------------------------------------------------------|------------------------|------------------------|------|------| | | Output low level voltage for PA3/RESET | $I_{IO} = +5mA$ | | 1200 | | | V <sub>OL</sub> <sup>(2)</sup> | standard I/O pin (see <i>Figure 58</i> ) | 110 2 rA | | 400 | | | | | 1/j= +20mA | -0/ | 1300 | | | | pin when 4 pins are sunk at same time (see <i>Figure 60</i> ) | $I_{IO} = +8mA$ | 100 | 750 | mV | | (3)(4) | Output high level voltage for an I/O pin | $I_{IO} = -5mA$ | V <sub>DD</sub> - 1500 | | | | V <sub>OH</sub> <sup>(3)(4)</sup> | when 4 pins are sourced at same time (see <i>Figure 63</i> ) | I <sub>IO</sub> = -2mA | V <sub>DD</sub> - 800 | | | - 1. Subject to general operating conunions for $V_{DD}$ , $f_{CPU}$ , and $T_A$ unless otherwise specified. - The $I_{|O}$ current sunk must a loways respect the absolute maximum rating specified in *Table 63: Current characteristics* and this current of $I_{|O|}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . - 3. The I<sub>IO</sub> current sourced must always respect the absolute maximum rating specified in *Table 63: Current characterisics* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. True open drain I/O pins do not have V<sub>OH</sub>. - Not to sted in production, based on characterization results. r igure 48. Typical V<sub>OL</sub> at V<sub>DD</sub> = 3.3V (standard pins) Figure 49. Typical $V_{OL}$ at $V_{DD} = 5V$ (standard pins) Figure 50. Typical $V_{OL}$ at $V_{DD} = 3.3V$ (HS pins) Typical $V_{OL}$ at $V_{DD} = 5V$ (HS pins) 108/124 1000 900 ◆ -45°C \_\_\_\_ 25°C 800 90°C 700 VDD-VOH [mV] 600 500 400 300 200 100 Iload [mA] Figure 52. Typical $V_{DD}$ - $V_{OH}$ at $V_{DD}$ = 3.3V (HS pins) Figure 55. Typical $V_{OL}$ vs. $V_{DD}$ (HS pins) Figure 56. Typical $V_{DD}$ - $V_{OH}$ vs. $V_{DD}$ (HS pins) #### 12.9 **Control pin characteristics** $T_A = -40$ °C to 125°C, unless otherwise specified. Table 81. Asynchronous RESET pin | Symbol | Parameter | Cond | ditions | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|-------------------|------------------------|-----------------------|-------------------|-----------------------|------| | V <sub>IL</sub> | Input low level voltage | | | V <sub>SS</sub> - 0.3 | | 0.3V <sub>DD</sub> | | | V <sub>IH</sub> | Input high level voltage | | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | V <sub>hys</sub> | Schmitt trigger voltage hysteresis <sup>(1)</sup> | | | | 2 | | | | V <sub>OL</sub> | Output low level voltage <sup>(2)</sup> | $V_{DD} = 5V$ | I <sub>IO</sub> = +2mA | | | 400 | mV | | D. | Pull-up equivalent resistor <sup>(3)</sup> | V - V | $V_{DD} = 5V$ | 10 | 50 | 170 | kΩ | | R <sub>ON</sub> | i ull-up equivalent resistor | $V_{IN} = V_{SS}$ | $V_{DD} = 3.3V$ | | 90 <sup>(1)</sup> | $C_{f'}$ | K22 | | t <sub>w(RSTL)out</sub> | Generated reset pulse duration | Internal re | set sources | ~40 | 9( <sup>(1)</sup> | | 116 | | t <sub>h(RSTL)in</sub> | External reset pulse hold time <sup>(4)</sup> | | v. O. | 20 | | dis | μs | | t <sub>g(RSTL)in</sub> | Filtered glitch duration | | 18/ | | 200 | A | ns | - 1. Data based on characterization results, not tested in production - 2. The I<sub>IO</sub> current sunk must always respect the action to maximum rating specified in *Table 63: Current characteristics* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. - the davice, a r. in with a duration be The $R_{ON}$ pull-up equivalent resistor is based an a resistive transistor. Specified for voltages on $\overline{RESET}$ pin between $V_{ILmax}$ and $V_{DD}$ . - 4. To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin. All short pulses applied on RESET pin with a duration below $t_{h(RSTL)in}$ can be ignored. Figure 57. RESET pin protection when LVD is enabled<sup>(1)(2)(3)(4)</sup> - The reset network protects the device against parasitic resets. - The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdor). Whatever the reset source is (internal or external), the user must ensure that the level on the R. St. F pin can go below the V<sub>IL</sub> max. level specified in *Table 85 on page 123*. Otherwise the reset will not be taken into account internally. - Because the reset circuit is designed to <u>allow the internal reset to be output in the FSET pin</u>, the user must ensure that the current sunk on the RESET pin is less than the absolute maximum value specified for - I<sub>INJ(RESET)</sub> in *Table 63 on page 104*. - When the LVD is enabled, it is recommended not to connect a pull-up rousing or capacitor. A 10nF pulldown capacitor is required to filter noise on the reset line. - $\underline{\text{In case}}$ a capacitive power supply is used, it is recommended to coin ect a 1M $\Omega$ pull-down resistor to the RESET pin to discharge any residual voltage induced by the capacitive effect of the power supply (this will add 5μA to the power consumption of the MCU). - Tips when using the LVD: A. Check that all recommendations related to ICCCI K and reset circuit have been applied (see caution in Table 2 on page 15 and notes above) B. Check that the power supply is properly dec u, \(^1\)cd (100nF + 10\mu F close to the MCU). Refer to AN1709 and AN2017. If this cannot be done, it is re ome iended to put a 100nF + 1MΩ pull-down on the RESET pin. C. The capacitors connected on the RESET pin and also the power supply are key to avoid any start-up marginality. In most cases, steps \(^1\) and B above are sufficient for a robust solution. Otherwise: replace 10nF pull-down on the RESET \(^1\), in \(^1\) with a 5\mu F to 20\mu F capacitor. RESET pin protection when LVD is disabled<sup>(1)</sup> - The reset network protects the device against parasitic resets. The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog) Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the V<sub>IL</sub> max. level specified in *Table 85 on page 123*. Otherwise the reset will not be taken into account internally. - Because the reset circuit is designed to allow the internal reset to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin is less than the absolute maximum value specified for I<sub>INJ(RESET)</sub> in *Table 63 on page 104*. - Please refer to *Illegal opcode reset on page 99* for more details on illegal opcode reset conditions. ## 12.10 10-bit ADC characteristics Table 82. 10-bit ADC characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Typ <sup>(2)</sup> | Max | Unit | |-------------------|-----------------------------------------|----------------------------------------------------|-----------|--------------------|-------------------|--------------------| | f <sub>ADC</sub> | ADC clock frequency | | | | 4 | MHz | | V <sub>AIN</sub> | Conversion voltage range <sup>(3)</sup> | | $V_{SSA}$ | | $V_{DDA}$ | V | | B | External input resistor | V <sub>DD</sub> = 5V, f <sub>ADC</sub> = 4 MHz | | | 8k <sup>(4)</sup> | Ω | | R <sub>AIN</sub> | External input resistor | $V_{DD} = 3.3V$ , $f_{ADC} = 4$ MHz | | | 7k <sup>(4)</sup> | 52 | | C <sub>ADC</sub> | Internal sample and hold capacitor | | | 3 | | pF | | t <sub>STAB</sub> | Stabilization time after ADC enable | | | 0 <sup>(5)</sup> | | 110 | | | Conversion time (sample+hold) | f _ 0 MU = f _ 4 MU = | | 3.5 | X | ıs | | t <sub>ADC</sub> | Sample capacitor loading time | f <sub>CPU</sub> = 8 MHz, f <sub>ADC</sub> = 4 MHz | | 4 | <u>Cee</u> | 1 /f | | | Hold conversion time | | | 10 | | 1/f <sub>ADC</sub> | - 1. Subject to general operating condition for $V_{DD}$ , $f_{OSC}$ , and $T_A$ unless otherwise specified - 2. Unless otherwise specified, typical data are based on $T_A = 25^{\circ}C$ and $V_{DD} V_{SS} = 5V$ . The rare given only as design guidelines and are not tested. - 3. When $V_{DDA}$ and $V_{SSA}$ pins are not available on the pinout, the ADC refers to $V_{DC}$ and $V_{SSA}$ - Any added external serial resistor will downgrade the ADC accuracy (es pecially for resistance greater than 10kΩ). Data based on characterization results, not tested in production. - 5. The stabilization time of the A/D converter is masked by the most only one of the A/D converter is masked by the most only one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is masked by the most one of the A/D converter is Figure 59. Typical application with ADC Table 83. ADC accuracy with $V_{DD} = 4.5V$ to 5.5V | Symbol <sup>(1)</sup> | Parameter | Conditions | Тур | Max | Unit | |-----------------------|------------------------------|----------------------------------------------------------|-----|-----|------| | IE <sub>T</sub> I | Total unadjusted error | | 2.1 | 5.0 | | | IE <sub>O</sub> I | Offset error | | 0.2 | 2.5 | | | IE <sub>G</sub> I | Gain error | $f_{CPU} = 8 \text{ MHz}, f_{ADC} = 4 \text{ MHz}^{(1)}$ | 0.3 | 1.5 | LSB | | IE <sub>D</sub> I | Differential linearity error | | 1.9 | 3.5 | | | IE <sub>L</sub> I | Integral linearity error | | 1.9 | 4.5 | | <sup>1.</sup> Data based on characterization results over the whole temperature range Table 84. ADC accuracy with V<sub>DD</sub> = 3.0V to 3.6V | Symbol <sup>(1)</sup> | Parameter | Conditions | Тур | Max | Unit | |-----------------------|------------------------------|----------------------------------------------------------|-----|-----|------| | IE <sub>T</sub> I | Total unadjusted error | | 2.0 | 3.0 | | | IE <sub>O</sub> I | Offset error | | 7. | 1.5 | | | IE <sub>G</sub> I | Gain error | $f_{CPU} = 4 \text{ MHz}, f_{ADC} = 2 \text{ MHz}^{(1)}$ | 0.4 | 1.4 | LSB | | IE <sub>D</sub> I | Differential linearity error | A, | 1.8 | 2.5 | ) 1 | | IE <sub>L</sub> I | Integral linearity error | 18,6 | 1.7 | 2.5 | | <sup>1.</sup> Data based on characterization results over the whole temperature range Figure 60. ADC accuracy characteristics ## 13 Package characteristics ## 13.1 ECOPACK® In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK® specifications are available at www.st.com. ## 13.2 Package mechanical data Figure 61. 8-pin plastic small outline package, 150-mil width Table 85. 8-pin placing small outline package, 150-mil width, mechanical data | | Dim | 4010 | mm | $O_{A}$ | | inches <sup>(1)</sup> | | |-------|------|-------|-------|---------|--------|-----------------------|--------| | | Dim. | Min | Тур | Max | Min | Тур | Max | | | A | 1.350 | | 1.750 | 0.0531 | | 0.0689 | | 10 | A1 | 0.100 | | 0.250 | 0.0039 | | 0.0098 | | -0/6 | A2 | 1.100 | | 1.650 | 0.0433 | | 0.0650 | | 205 | В | 0.330 | | 0.510 | 0.0130 | | 0.0201 | | OA | C | 0.190 | | 0.250 | 0.0075 | | 0.0098 | | 18 | D | 4.800 | | 5.000 | 0.1890 | | 0.1969 | | , 50, | E | 3.800 | | 4.000 | 0.1496 | | 0.1575 | | 002 | е | | 1.270 | | | 0.0500 | | | | Н | 5.800 | | 6.200 | 0.2283 | | 0.2441 | | | h | 0.250 | | 0.500 | 0.0098 | | 0.0197 | | | α | 0° | | 8° | | | | | | L | 0.400 | | 1.270 | 0.0157 | | 0.0500 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits Figure 62. 16-pin plastic dual in-line package, 300-mil width 8-pin plastic small outline package, 150-mil width, mechanical data Table 86. | Dim | | mm | | O'L'O | inches <sup>(1)(2)</sup> | | | |-------|--------|--------|--------|--------|--------------------------|--------|--| | Dim. | Min | Тур | Max | Min | Тур | Max | | | А | | | 5.330 | | | 0.2098 | | | A1 | 0.380 | | | 0.0150 | | | | | A2 | 2.920 | 2.300 | 4.950 | 0.1150 | 0.1299 | 0.1949 | | | b | 0.360 | u.460 | 0.560 | 0.0142 | 0.0181 | 0.0220 | | | b2 | 1.140 | 1.520 | 1.780 | 0.0449 | 0.0598 | 0.070 | | | b3 | 2.760 | 0.990 | 1.140 | 0.0299 | 0.0390 | 0.0449 | | | C | 0.200 | 0.250 | 0.360 | 0.0079 | 0.0098 | 0.0142 | | | D | 18.670 | 19.180 | 19.690 | 0.7350 | 0.7551 | 0.7752 | | | D1 | 0.130 | | | 0.0051 | | | | | e) | (0) | 2.540 | | | 0.1000 | | | | )O EY | 7.620 | 7.870 | 8.260 | 0.3000 | 0.3098 | 0.3252 | | | £1 | 6.100 | 6.350 | 7.110 | 0.2402 | 0.2500 | 0.2799 | | | L | 2.920 | 3.300 | 3.810 | 0.1150 | 0.1299 | 0.1500 | | | еВ | | | 10.920 | | | 0.4299 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. <sup>2.</sup> This package is for development purposes only and is not available in production #### 13.3 Thermal characteristics Table 87. Thermal characteristics | Symbol | Ratings | Package | Value | Unit | |-------------------|--------------------------------------------------|---------|-------|------| | R <sub>thJA</sub> | Package thermal resistance (junction to ambient) | | 130 | °C/W | | T <sub>Jmax</sub> | Maximum junction temperature <sup>(1)</sup> | SO8 | 150 | °C | | P <sub>Dmax</sub> | Power dissipation <sup>(2)</sup> | | 180 | mW | <sup>1.</sup> The maximum chip-junction temperature is based on technology characteristics. #### 13.4 Soldering compatibility ECOPACK® SO packages are fully compatible with lead (Pb) containing soldering trocess (see application note AN2034). Soldering compatibility (wave and reflow soldering process) Table 88. | SO | | Poscider paste | Pb-free solder paste | |----------|-----------------------------------------|----------------|----------------------| | • | NiPdAu (nickel-palladium-gold) | Yes Yes | Yes | | | $O_{\lambda}$ | ,0,4 | | | | | 16/6 | | | | (6) | 350' | | | | "10" O | S | | | | 1000 | | | | | P1 ,(S) | | | | 40 | , , , , , , , , , , , , , , , , , , , , | | | | Je. | OGIO. | | | | CO. | 010 | | | | M3 | | | | | 102 | | | | | os leite | | | | | os olete | Producile | | | The maximum power dissipation is obtained from the formula $P_D = (T_J - T_A) / R_{thJA}$ . The power dissipation of an application can be defined by the user with the formula: $P_D = P_{INT} + P_{PORT}$ where $P_{INT}$ is the chip internal power ( $I_{DD} \times V_{DD}$ ) and $P_{PORT}$ is the port power dissipation depending on the ports used in the application #### **Device configuration and ordering information** 14 This device is available for production in user programmable versions (Flash). ST7FLUxx XFlash devices are shipped to customers with a default program memory content (FFh). #### 14.1 Flash devices #### 14.1.1 Flash configuration Table 89. Flash option bytes | | | | ( | Option | byte ( | ) | | | | | | Option | byte 1 | l h | 15 | | |------------------|---|------|-------|--------|--------|--------|-----------|-----------|------|--------|------|--------|--------|-------|-----------|-------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | V.C | 1 | 0 | | | | Rese | erved | | SEC | 0[1:0] | FMP<br>_R | FMP<br>_W | CKSE | L[1:0] | Rese | erved | \VD | [1:0] | WDG<br>SW | WDG<br>HALT | | Default<br>value | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | 0 | 1 | 10 | 1 | 1 | The two option bytes are used to select the hardware configuration of the microcontroller. The option bytes can be accessed only in programming mode (for example, using a standard ST7 solete programming tool). ## Option byte 0 Option byte 0 bit desc∺pticn Table 90. | Bit | Name | Function | |--------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OPT7:4 | - | Necenced, must always be 1 | | OPT3:2 | ડ૬૮° <sub>[</sub> 1:0] | Sector 0 size definition These option bits indicate the size of sector 0 as follows: 00: 0.5 Kbyte 01: 1 Kbyte 1-: 2 Kbytes | | OPT1 | FMP_R | Readout protection Readout protection, when selected provides a protection against program memory content extraction and against write access to Flash memory. Erasing the option bytes when the FMP_R option is selected will cause the whole memory to be erased first, and the device can be reprogrammed. Refer to Section 4.5 and the ST7 Flash Programming Reference Manual for more details. 0: Readout protection off 1: Readout protection on | | OPT0 | FMP_W | Flash write protection This option indicates if the Flash program memory is write protected. 0: Write protection off 1: Write protection on Warning: When this option is selected, the program memory (and the option bit itself) can never be erased or programmed again | ## Option byte 1 Table 91. Option byte 1 bit description | Bit | Name | Function | |--------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OPT7:6 | CKSEL[1:0] | Start-up clock selection These option bits are used to select the startup frequency. By default, the internal Rois selected. 00: Internal RC as startup clock 01: AWU RC as a startup clock 10: Reserved 11: External clock on pin PA5 | | OPT5 | - | Reserved, must always be 1 | | OPT4 | - | Reserved, must always be 0 | | OPT3:2 | LVD[1:0] | Low voltage detection selection These option bits enable the LVD block with a selected threshold as follows: 10: Highest voltage threshold 11: LVD off | | OPT1 | WDG SW | Hardware or software watchdog This option bit selects the watchdog type. 0: Hardware (watchdog always enabled) 1: Software (watchdog to be enabled by software) | | OPT0 | WDG HALT | Watchdog reset on halt This option bit determines if a reset is generated when entering Halt mode while the Watchdog is active. 0: No Reset generation when entering halt mode 1: Reset gene ration when entering halt mode | | 60 | ete P | kognici(z) Oba | | 23 | eteP | | #### 14.1.2 Flash ordering information The following *Table 98* serves as a guide for ordering. Table 92. Flash user programmable device types | | Program memory | RAM/EEPROM | ADC | Temp. range | Package | Packagin | |-----------------------|----------------|------------------------------------|-----------------|----------------------|----------------------|-------------| | ST7FLUS5MAE | | | | -40°C to +85°C | | Tube | | ST7FLUS5MATRE | 1 Kbyte Flash | | | -40 0 10 +65 0 | | Tape and re | | ST7FLUS5MCE | i Rbyte Flasii | | | -40°C to +125°C | | Tube | | ST7FLUS5MCTRE | | | 10-bit | -40 C to +125 C | SO8 | Tape and re | | ST7FLU05MAE | | 128 bytes RAM/<br>no EEPROM | 10-011 | -40°C to +85°C | 300 | Tubo | | ST7FLU05MATRE | | | | -40 C to +65 C | | Tape and I | | ST7FLU05MCE | | | | | 111 | Tube | | ST7FLU05MCTRE | | | | -40°C to +125°C | 700 | Tape and r | | ST7FLITEU0ICD | 2 Kbytes Flash | | - | 01 | อเP16 <sup>(1)</sup> | Tube | | ST7FLU09MAE | | | | -4( °C io +85°C | . ( | Tube | | ST7FLU09MATRE | | 128 bytes RAM/<br>128 bytes 10-bit | 10-bit | -40 0 10 +65 0 | SO8 | Tape and I | | ST7FLU09MCE | | EEPROM | | <br> -40°C to +125°C | Ocea | Tube | | ST7FLU09MCTRE | | | | 10 0 10 1120 0 | ). | Tape and | | I. For development or | orodiud | ile) O | os <sup>C</sup> | | | | <sup>1.</sup> For development or tool prototyping purposes only. Not organate in production quantities. Please contact Marketing ## 14.2 Development tools Development tools for the ST7 microcontrollers include a complete range of hardware systems and software tools from STMicroelectronics and third-party tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers. #### 14.2.1 Starter kits ST offers complete, affordable **starter kits**. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application. ## 14.2.2 Development and debugging tools Application development for ST7 is supported by fully optimizing **C compilers** and the **ST7** assembler-linker toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The Cosmic C Compiler is available in a free version that outputs up to 16 Kbytes of code. The range of hardware tools includes full-featured ST7 EMC3 series emulators, cost effective ST7-DVP3 series emulators and the low-cost ALink in-circuit debugger/programmer. These tools are supported by the ST7 toolset from STMicroelectronics, which includes the STMC7 integrated development environment (IDE) with high-level language debugger, erator project manager and integrated programming interface. ## 14.2.3 Programming tools During the development cycle, the **ST7-DVP3** and **ST7-EMU3 series emulators** and the **RLink** provide in circuit programming capability for programming the Flash microcontroller on your application board. ST also provides a low-cost dedicated in-circuit programmer, the **ST7-STICK**, as well as **ST7 socket boards** which provide all the sockets required for programming any of the Govices in a specific ST7 sub-family on a platform that can be used with any tool with incircuit programming capability for ST7. For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment. ### 14.2.4 Order codes for development and programming tools *Table 100 on page 137* lists the ordering codes for the ST7LUxx development and programming tools. For additional ordering codes for spare parts and accessories, refer to the online product selector at *www.st.com*. | without demo board with demo board board programmer board EP ST7FLUS5 ST7FLU05 ST7FLU09 STX-RLINK <sup>(2)</sup> STX-RLINK <sup>(2)</sup> STX-RLINK <sup>(2)</sup> STY-STICK <sup>(3)(4)</sup> 1. Available from ST or from Raisonance, www.raisonance.com 2. USB connection to PC 3. Add suffix /EU, /UK or /US for the power supply for your region 4. Parallel port connection to PC | | Cumpanitad | In-circuit debugger,<br>RLink series <sup>(1)</sup> | | Emulator | Programming tool | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------|-----------------------------------------------------|------------------------------------|------------|------------------|---------------------------------| | ST7FLU05 ST7FLU09 STX-RLINK <sup>(2)</sup> STX-RLINK <sup>(2)</sup> SK/RAIS <sup>(2)</sup> SK/RAIS <sup>(2)</sup> 1. Available from ST or from Raisonance, www.raisonance.com 2. USB connection to PC 3. Add suffix /EU, /UK or /US for the power supply for your region 4. Parallel port connection to PC 4.3 ST7 application notes All relevant ST7 application notes can be found on www.st.com. | | | without demo | with demo | EMU series | | ST socket<br>boards and<br>EPBs | | 2. USB connection to PC 3. Add suffix /EU, /UK or /US for the power supply for your region 4. Parallel port connection to PC 14.3 ST7 application notes All relevant ST7 application notes can be found on www.st.com. | | ST7FLU05 | STX-RLINK <sup>(2)</sup> | STFLITE-<br>SK/RAIS <sup>(2)</sup> | | | ST7SB10-<br>SU0 <sup>(3)</sup> | | obsolete Prode | | <ol> <li>USB connection to</li> <li>Add suffix /EU, /Uk</li> </ol> | PC<br>Cor/US for the power | | | | :1(5) | | obsolete Prode | 14.3 | | | | | 0100cm | .15) | | osolete product(s) obsolete product(s) | | All relevant S17 ap | oplication notes | | .0. | ors. | 311 | | osolete Product(s) Obsolete | | | | | | | | | osolete Product(s) obso. | | | | 009 | 20/6 | Proor | | | osolete Product(s) | | | | Ops | olete | bloor. | | | osolete Producite | | | ,ct(5) | Ops | olete | Proor | | | asole production | | 2,000 | juci(S) | Op; | olete | Proor | | | | | ate Prod | juci(s) | . Op. | olete | Proore | | | lete l | vs0/ | ete Prod | juci(s) | . Op. | olete | Proore | | | nsole | )050\ | ete Prod | juci(s) | . Op. | olete | Proore | | # 15 Revision history Table 94. Document revision history | Removed temperature from data retention duration in Memories on page 1 Updated Table 1: Device summary on page 1 for memory and packages Added note to Section 2: Package pinout and device pin description on page 14 Added MCO to pin 3 in Figure 3 pinout and Table 2 pin description on page 14 Replaced 25°C with T <sub>Amax in</sub> Section 6.1 on page 31 Modified conditions and added Note 1 to Table 6 on page 31 Added MCO bit to Section 6.2.1 and to the MCCSR of Table 12 on page 30 Modified Engine 13: Clock management block diagram on page 37 Corrected SICSR reset values for bits 2:0 in Table 26 on page 30 Added AWUCSR reset values for bits 2:0 in Table 26 on page 30 Added AWUCSR reset values for bits 2:0 in Table 26 on page 30 Corrected ASICSR reset values for bits 2:0 in Table 26 on page 30 Added Changing the conversion that since 15 pinous 20 and page 37 Corrected ASICSR reset values for bits 2:0 in Table 26 on page 38 Modified description of CNTR bits in Table 42 on page 38 Added Changing the conversion thanes, on page 89 Modified description of EOC bit in Table 42 on page 38 Added Changing the conversion thanes, on page 89 Added Vice 2 to Table 67 on page 30 Added Vice 2 to Table 67 on page 30 Added Vice 2 to Table 67 on page 30 Added Vice 2 to Table 67 on page 30 Added Vice 2 to Table 67 on page 30 Added Vice 2 to Table 67 on page 30 page 30 Added Vice 2 to Table 67 on page 30 page 30 Added Vice 2 to Table 67 on page 30 page 30 Added Vice 2 to Table 67 on page 30 page 30 Added Vice 2 to Table 67 on page 30 page 30 page 30 Added Vice 2 to Table 67 on page 30 pa | Date | Revision | Changes | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Updated <i>Table 1: Device summary on page 1</i> for memory and packages Added note to <i>Section 2: Package pinout and device pin description on page 14</i> Added MCO to pin 3 in <i>Figure 3</i> pinout and <i>Table 2</i> pin descriptions Added Figure 4: 16-pin DIP package pinout on page 14 Replaced 25°C with Ta <sub>max</sub> in <i>Section 6.1</i> on page 31 Modified conditions and added <i>Note 1</i> to <i>Table 6</i> on page 31 Added MCO bit to <i>Section 6.2.1</i> and to the MCCSR of <i>Table 12</i> on pag-30°C Modified <i>Figure 13: Clock management block diagram on page 37</i> Corrected SICSR reset values for bits 5:5 in <i>Figure 20</i> and in <i>Table 20</i> on page 50 Added AWUCSR reset values for bits 2:0 in <i>Table 26</i> on page 55°C Corrected name of bit 2 in <i>Lite timer control/status registor (Li CSR)</i> on page 77 Modified description of CNTR bits in <i>Table 42</i> on page 88 Added Changing the conversion mode on page 89 Added Changing the conversion mode on page 89 Added Changing the conversion channer on page 89 Added Changing the conversion channer on page 89 Added Note 2 to <i>Table 67</i> on page 105 Added viteret to instruction he confige in <i>Section 11.1.4</i> on page 96 Added Note 2 to <i>Table 67</i> on page 105 Added viteret to instruction he confige in <i>Section 11.1.4</i> on page 96 Added Note 2, changed Tg. #rom 0°C to 40°C (for ACC <sub>RC</sub> at V <sub>DD</sub> = 5V and 3.3V), and modified min and max values (for ACC <sub>RC</sub> ) in <i>Table 68</i> and <i>Table 69</i> on page 106 Replaced "JESD22-4114A/A115A standard" with "AEC-Q100-002/-003/-011 standard" in Electrostatic discharge (ESD) on page 117 Unitated LU and removed DLU content in <i>Static and dynamic latch-up (LU)</i> on page 116 Modified "li <sub>Rg</sub> " symbol and modified min and max values of R <sub>PU</sub> (V <sub>DD</sub> = 5V) in <i>Table 83</i> on page 128 Replaced "L ±1µA" with "li <sub>Rg</sub> " in <i>Figure 69</i> on page 128 Replaced "L ±1µA" with "li <sub>Rg</sub> " in <i>Figure 69</i> on page 128 Removed ECOPACK content from <i>Section 13.1</i> and added updated ECOPACK content to <i>Section 13.1</i> on page 131 Added DIP16 package to <i>Table 89</i> on page 133 and modified Note 1 Replaced www.st.com/mcu with www.st.c | 25-Jul-2007 | 1 | Initial release | | 26-Feb-2008 3 Document status promoted from 'preliminary data' to 'datasheet' | | ePr | Updated <i>Table 1: Device summary on page 1</i> for memory and packages Added note to <i>Section 2: Package pinout and device pin description on page 14</i> Added MCO to pin 3 in <i>Figure 3</i> pinout and <i>Table 2</i> pin descriptions Added <i>Figure 4:</i> 16-pin <i>DIP package pinout on page 14</i> Replaced 25°C with T <sub>Amax in</sub> <i>Section 6.1 on page 31</i> Modified conditions and added <i>Note 1</i> to <i>Table 6 on page 31</i> Added MCO bit to <i>Section 6.2.1</i> and to the MCCSR of <i>Table 12 on pag-32</i> Modified <i>Figure 13: Clock management block diagram on page 37</i> Corrected SICSR reset values for bits 6:5 in <i>Figure 20</i> and in <i>Table 20 on page 50</i> Added AWUCSR reset values for bits 2:0 in <i>Table 26 on pag-25</i> Corrected name of bit 2 in <i>Lite timer control/status rsg.ic. (Li CSR) on page 77</i> Modified description of CNTR bits in <i>Table 42 on pag-3 83</i> Corrected CS[2:0] to read CH[2:0] in <i>A/D conversion on page 89</i> Modified content of <i>ADC conversion mode and pag-8 90</i> Added <i>Changing the conversion mode and pag-8 90</i> Added Changing the conversion than on a section 11.1.4 on page 96 Added <i>Note 2</i> to <i>Table 67 on pag-105</i> Added <i>Note 2</i> to <i>Table 67 on pag-105</i> Added <i>Note 2</i> to <i>Table 67 on pag-105</i> Added <i>Note 2</i> to <i>Table 67 on pag-105</i> Added <i>Note 2</i> to <i>Table 67 on pag-105</i> Added Note 2. changed Ta from 0°C to -40°C (for ACC <sub>RC</sub> at V <sub>DD</sub> = 5V and 3.3V), and modified min and max values (for ACC <sub>RC</sub> ) in <i>Table 68</i> and <i>Table 69 on page 106</i> Replaced "JESD22-4114A/A115A standard" with "AEC-0100-002/-003/-011 standard" in <i>Electrostatic discharge (ESD) on page 114</i> Added the AEC-0100 standards and 'class' column in <i>Table 80 on page 115</i> Unitale." Lieutostatic discharge (ESD) on page 114 Added the AEC-0100 standards and 'class' column in <i>Table 80 on page 115</i> Unitale." Lieutostatic discharge (ESD) in <i>Table 85 on page 123</i> Replaced "I <sub>L</sub> ±1µA" with "I <sub>lkg</sub> " in <i>Figure 69 on page 125</i> Inches rounded to four decimal places in <i>Figure 72 on page 128</i> Added <i>Figure 73: 16-pin plastic dual in-line package, 300-mil width on page 129</i> Removed ECOPACK co | | | 26-Feb-2008 | 3 | Document status promoted from 'preliminary data' to 'datasheet' | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaties (ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and senuces described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and solvices described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property Liquis is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property containe 2 in a in any manner whatsoever of such third party products or services or any intellectual property containe 2 in a in any manner whatsoever of such third party products or services or any intellectual property containe 2 in a in any manner whatsoever of such third party products or services or any intellectual property containe 2 in any manner whatsoever of such third party products or services or any intellectual property containe 2 in any manner whatsoever of such third party products or services or any intellectual property containe 2 in any manner whatsoever of such third party products or services or any intellectual property containe 2 in any manner whatsoever of such third party products or services or any intellectual property containe 2 in any manner whatsoever of such third party products or services or any intellectual property containe 2 in any manner whatsoever of such third party products or services or any intellectual property contained and a UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE ANCION BALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNE'SE FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN VIRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCT'S OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PF OP ENTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of S. p. or ucts with provisions different from the statements and/or technical features set forth in this document shall immediately void any war and granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liabi. To T. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com