

Unipolar Fixed-Current Chopper (External-Excited PWM) Scheme and Built-in Phase Signal Distribution IC

## Two-Phase Stepping Motor Driver (Square Wave Drive) Output Current: 1.8 A

#### Overview

The STK672-330 is a unipolar fixed-current chopper type 2-phase stepping motor driver hybrid IC. It features power MOSFETs in the output stage and a built-in phase signal distribution IC. The incorporation of a phase distribution IC allows the STK672-330 to control the speed of the motor based on the frequency of an external input clock signal. It supports two types of excitation for motor control: 2-phase excitation and 1-2 phase excitation. It also provides a function for switching the motor direction. The STK672-330 features an ENABLE pin, a function not provided in the STK672-110. When the ENABLE pin is set low while the clock signal is being supplied, all MOSFET devices are forced to the off state. When ENABLE is set high again later, the IC resumes operation, continuing with the prior excitation timing.

## **Applications**

- Two-phase stepping motor drive in send/receive facsimile units
- Paper feed in copiers, industrial robots, and other applications that require 2-phase stepping motor drive

#### **Features**

- The motor speed can be controlled by the frequency of an external clock signal (the CLOCK pin signal).
- The excitation type is switched according to the state (low or high) of the MODE pin. The mode is set to 2-phase or 1-2 phase excitation on the rising edge of the clock signal.
- A motor direction switching pin (the CWB pin) is provided.

- All inputs are Schmitt inputs.
- The motor current can be set by changing the Vref pin voltage. Since a  $0.195-\Omega$  current detection resistor is built in, a current of 1 A is set for each 0.195 V of applied voltage.
- The input frequency range for the clock signal used for motor speed control is 0 to 50 kHz.
- Supply voltage ranges:  $V_{CC}1$  = 10 to 42 V,  $V_{CC}2$  = 5.0 V  $\pm 5\%$
- This IC supports motor operating currents of up to 1.8 A at Tc = 105°C, and of up to 2.65 A at Tc = 25°C.
- Provides a function that, during clock input, forces all MOSFET devices to the off state when the ENABLE pin is set low, and then, when ENABLE is set high, resumes operation continuing with the prior excitation timing.

# **Package Dimensions**

## unit: mm

# 

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

SANYO Electric Co., Ltd. Semiconductor Company TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

# **Specifications** Maximum Rating at $Tc = 25^{\circ}C$

| Parameter                       | Symbol                                       | Conditions                                               | Ratings      | Unit |
|---------------------------------|----------------------------------------------|----------------------------------------------------------|--------------|------|
| Maximum supply voltage 1        | oply voltage 1 V <sub>CC</sub> max No signal |                                                          | 52           | V    |
| Maximum supply voltage 2        | V <sub>DD</sub> max                          | No signal                                                | -0.3 to +7.0 | V    |
| Input voltage                   | V <sub>IN</sub> max                          | Logic input pins                                         | -0.3 to +7.0 | V    |
| Output current                  | I <sub>OH</sub> max                          | $V_{DD} = 5 \text{ V}, \text{ CLOCK} \ge 200 \text{ Hz}$ | 2.65         | A    |
| Repeated avalanche capacity     | Ear max                                      |                                                          | 28           | mJ   |
| Power loss                      | Pd max                                       | With an arbitrarily large heat sink. Per MOSFET          | 6.5          | W    |
| Operating substrate temperature | Tc max                                       |                                                          | 105          | °C   |
| Junction temperature            | Tj max                                       |                                                          | 150          | °C   |
| Storage temperature             | Tstg                                         |                                                          | -40 to +125  | °C   |

#### Allowable Operating Ranges at $Ta=25^{\circ}C$

| Parameter                                                         | Symbol            | Conditions                                                                             | Ratings              | Unit |
|-------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------|----------------------|------|
| Supply voltage 1                                                  | V <sub>CC</sub>   | With signals applied                                                                   | 10 to 42             | V    |
| Supply voltage 2                                                  | V <sub>DD</sub>   | With signals applied                                                                   | 5.0 ± 5%             | V    |
| Input voltage                                                     | V <sub>IH</sub>   |                                                                                        | 0 to V <sub>DD</sub> | V    |
| Phase current 1                                                   | I <sub>OH</sub> 1 | Tc = 105°C, CLOCK $\ge$ 200 Hz                                                         | 1.8                  | A    |
| Phase current 2                                                   | I <sub>OH</sub> 2 | Tc = 80°C, CLOCK $\geq$ 200 Hz See the motor current (I <sub>OH</sub> ) derating curve | 2.1                  | A    |
| ock frequency f <sub>CL</sub> Minimum pulse width: at least 10 µs |                   | Minimum pulse width: at least 10 µs                                                    | 0 to 50              | kHz  |
| Phase driver withstand voltage                                    | V <sub>DSS</sub>  | I <sub>D</sub> = 1 mA (Tc = 25°C)                                                      | 100 min              | V    |
| Recommended operating substrate temperature range                 | Tc                | No condensation                                                                        | 0 to 105             | °C   |

## Electrical Characteristics at Tc = 25°C, $V_{CC}$ = 24 V, $V_{DD}$ = 5 V

| Parameter                      | Symbol Conditions | Canditions                                                 | Ratings |      |      | Unit |
|--------------------------------|-------------------|------------------------------------------------------------|---------|------|------|------|
| Parameter                      |                   | Conditions                                                 | min     | typ  | max  |      |
| V <sub>DD</sub> supply current | Icco              | CLOCK = GND                                                |         | 3.1  | 7    | mA   |
| Output current                 | I <sub>oave</sub> | With R/L = 3 $\Omega$ /3.8 mH in each phase Vref = 0.137 V | 0.36    | 0.40 | 0.44 | А    |
| FET diode forward voltage      | Vdf               | If = 1 A (R <sub>L</sub> = 23 Ω)                           |         | 1.2  | 1.8  | V    |
| Output saturation voltage      | Vsat              | R <sub>L</sub> = 23 Ω                                      |         | 0.70 | 1.00 | V    |
| High-level input voltage       | VIH               | Pins 8 to 12 (5 pins)                                      | 2.5     |      |      | V    |
| Low-level input voltage        | VIL               | Pins 8 to 12 (5 pins)                                      |         |      | 0.6  | V    |
| Input current                  | IIL               | With pins 8 to 12 at the ground level.                     |         |      | 10   | μA   |
| Vref input voltage             | VrH               | Pin 7                                                      | 0       |      | 3.5  | V    |
| Vref input bias current        | I <sub>IB</sub>   | With pin 7 at 1 V                                          |         | 50   | 500  | nA   |
| PWM frequency                  | fc                |                                                            | 35      | 45   | 55   | kHz  |

Note: A fixed-voltage power supply must be used.

## Internal Equivalent Circuit Block Diagram





- To minimize noise in the 5-V system, locate the ground side of capacitor CO2 in the above circuit as close as possible to pin 1 of the IC. Also, if at all possible, the ground used for Vref must not be common to the P.GND pattern, but must be directly wired from pin 1.
- Insert resistor RO3 (47 to 100  $\Omega$ ) so that the discharge energy from capacitor CO4 is not directly applied to the CMOS IC in this hybrid device. If the diode D1 has Vf characteristics with Vf less than or equal to 0.6 V (when If = 0.1 A), this will be smaller than the CMOS IC input pin diode Vf. If this is the case RO3 may be replaced with a short without problem.
- Both TTL and CMOS levels are used for the pin 8, 9, 10, 11 and 12 inputs.
- Since the input pins do not have built-in pull-up resistors, when the open-collector type pins 8, 9, 10, 11, and 12 are used as inputs, a 10 to 47 k $\Omega$  pull-up resistor (to V<sub>DD</sub>) must be used.
- To prevent incorrect operation due to chopping noise, we recommend inserting 470 to 1000 pF capacitors between pin 1 and each of the pins 8, 9, 10, and 12.
- (With the open-collector type IC, we also recommend inserting a 470 to 1000 pF capacitor between pin 11 (RESETB) and pin 1 when pin 11 is used as an input.)
- The following circuit (for a lowered current of over 0.2 A) is recommended if the application needs to temporarily lower the motor current. Here, a value of close to 100 k $\Omega$  must be used for resistor RO1 to make the transistor output saturation voltage as low as possible.



• Motor current peak value I<sub>OH</sub> setting



ITE02173

$$\begin{split} I_{OH} &= Vref \div Rs \\ Vref &= (R02 \div (R01 + R02)) \times 5 \text{ V (or } 3.3 \text{ V)} \\ Rs \text{ is the hybrid IC internal current detection resistor.} \\ In the STK672-330 (and STK672-350) Rs is 0.195 \Omega. \\ (In the STK672-340 and STK672-360, Rs is 0.14 \Omega.) \end{split}$$

#### Input Pin Functions (TTL input levels)

| Pin    | Pin No. | Function                                                                                                                                                                                                       | Input conditions when operating                                   |
|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| CLOCK  | 9       | Reference clock for motor phase current switching                                                                                                                                                              | Operates on the rising edge of the signal                         |
| MODE   | 8       | Excitation mode selection                                                                                                                                                                                      | Low: 2-phase excitation<br>High: 1-2 phase excitation             |
| CWB    | 10      | Motor direction switching                                                                                                                                                                                      | Low: CW (forward)<br>High: CCW (reverse)                          |
| RESETB | 11      | System reset and A, AB, B, and BB outputs cutoff. Applications must apply a reset signal for at least 10 $\mu$ s when V <sub>DD</sub> is first applied.                                                        | A reset is applied by a low level                                 |
| ENABLE | 12      | The A, AB, B, and BB outputs are turned off, and after operation is restored by returning the ENABLE pin to the high level, operation continues with the same excitation timing as before the low-level input. | The A, AB, B, and BB outputs are turned off by a low-level input. |

• A simple reset function is formed from D1, CO4, RO3, and RO4 in this application circuit. With the CLOCK input held low, when the 5-V supply voltage is brought up a reset is applied if the motor output phases A and BB are driven. If the 5-V supply voltage rise time is slow (over 50 ms), the motor output phases A and BB may not be driven. Increase the value of the capacitor CO4 and check circuit operation again.

• See the timing chart for the concrete details on circuit operation.

#### Usage Notes

• STK672-330 input signal functions and timing (Specifications common to the STK672-340, 350, and 360 as well) (All inputs have no internal pull-up resistor and are TTL level Schmitt trigger inputs.)

[RESETB and CLOCK (Input signal timing when power is first applied)]

As shown in the timing chart, a RESETB signal input is required by the driver to operate with the timing in which the F1 gate is turned on first. The RESETB signal timing must be set up to have a width of at least 10  $\mu$ s, as shown below. The capacitor CO4, and the resistors RO3 and RO4 in the application circuit form simple reset circuit that uses the RC time constant rising time. However, when designing the RESETB input based on V<sub>IH</sub> levels, the application must have the timing shown in figure 1.



A11811

Figure 1 RESETB and CLOCK Signals Input Timing

Note: In the STK672-350 and 360, the RESETB signal must be input at least 10 µs after the rise of the motor power supply VCC level (10 V, minimum), not after the rise of the 5 V power supply (4.5 V, minimum).

CLOCK (Phase switching clock)

- Input frequency: DC to 50 kHz
- Minimum pulse width: 10 µs
- Signals are read on the rising edge.

CWB (Motor direction setting)

The direction of rotation is switched by setting CWB to 1 (high) or 0 (low). See the timing charts for details on the operation of the outputs.

Note: The state of the CWB input must not be changed during the 6.25 µs period before and after the rising edge of the CLOCK input.

ENABLE (Forcible on/off control of the A, AB, B, and BB outputs, and selection of the operate or hold state for hybrid IC internal operation)

ENABLE = 1 (high): Normal operation

ENABLE = 0 (low): Outputs A, AB, B, and BB forced to the off state.

If, during the state where CLOCK signal input is provided, the ENABLE pin is set to 0 (low) and then is later restored to the 1 (high) state, the IC will resume operation with the excitation timing continued from before the point ENABLE was set to 0 (low).

MODE (Excitation mode selection)

MODE = 0 (low): 2-phase excitation

MODE = 1 (high): 1-2 phase excitation

See the timing charts for details on output operation in these modes.

Note: The state of the MODE input must not be changed during the 5 µs period before and after the rising edge of the CLOCK input.

· Allowable motor current operating range

The motor current (I<sub>O</sub>) must be held within the range corresponding to the area under the curve shown in figure 3. For example, if the operating substrate temperature Tc is 105°C, then I<sub>O</sub> must be held under I<sub>O</sub> max = 1.8 A, and in hold mode I<sub>O</sub> must be held under I<sub>O</sub> max = 1.5 A.

#### • Thermal design

[Operating range in which a heat sink is not used]

The STK672-330 package has a structure that uses no screws, and is recommended for use without a heat sink. This section discusses the safe operating range when no heat sink is used.

In the maximum ratings specifications, Tc max is specified to be  $105^{\circ}$ C, and when mounted in an actual end product system, the Tc max value must never be exceeded during operation. Tc can be expressed by formula (A) below, and thus the range for  $\Delta$ Tc must be stipulated so that Tc is always under  $105^{\circ}$ C.

 $Tc = Ta + \Delta Tc \ (A)$ 

Ta: Hybrid IC (H-IC) ambient temperature,  $\Delta$ Tc: Temperature increase across the aluminum substrate

As shown in figure 5, the value of  $\Delta Tc$  increases as the hybrid IC internal average power dissipation P<sub>D</sub> increases. As shown in figure 4, P<sub>D</sub> increases with the motor current. Here we describe the actual P<sub>D</sub> calculation using the example shown in the motor current timing chart in figure 2.

Since there are periods when current flows and periods when the current is off during actual motor operation,  $P_D$  cannot be determined from the data presented in figure 4. Therefore, we calculate  $P_D$  assuming that actual motor operation consists of repetitions of the operation shown in figure 2.



Figure 2. Motor Current Timing

T1: Motor rotation operation time

T2: Motor hold operation time

T3: Motor current off time

T2 may be reduced, depending on the application.

T0: Single repeated motor operating cycle

IO1 and IO2: Motor current peak values

Due to the structure of motor windings, the phase current is a positive and negative current with a pulse form. Note that figure 2 presents the concepts here, and that the on/off duty of the actual signals will differ.

The hybrid IC (H-IC) internal average power dissipation  $P_D$  can be calculated from the following formula.

 $P_D = (T1 \times P1 + T2 \times P2 + T3) \div T0 \quad (I)$ 

(Here, P1 is the  $P_D$  for IO1 and P2 is the  $P_D$  for IO2)

If the value calculated in formula (I) above is under 1.5 W, then from figure 5 we see that operation is allowed up to an ambient temperature Ta of  $60^{\circ}$ C.

While the operating range when a heat sink is not used can be determined from formula (I) above, figure 4 is merely a single example of one operating mode for a single motor.

For example, while figure 4 shows a 2-phase excitation motor, if 1-2 phase excitation is used with a 500-Hz clock frequency, the drive will be turned off for 25% of the time and the dissipation  $P_D$  will be reduced to 75% of that in figure 4.

It is extremely difficult for SANYO to calculate the internal average power dissipation  $P_D$  for all possible end product conditions. After performing the above rough calculations, always install the hybrid IC (H-IC) in an actual end product and verify that the substrate temperature Tc does not rise above 105°C.

## **Timing Chart**











- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of March, 2003. Specifications and information herein are subject to change without notice.