#### **NXP Semiconductors** Data Sheet: Technical Data ## **QorlQ T2080 Data Sheet** #### **Features** - 4 e6500 cores built on Power Architecture® technology sharing a 2 MB L2 cache - 512 KB CoreNet platform cache (CPC) - · Hierarchical interconnect fabric - CoreNet fabric supporting coherent and noncoherent transactions with prioritization and bandwidth allocation amongst CoreNet end-points - Queue Manager (QMan) fabric supporting packetlevel queue management and quality of service scheduling - One 32-/64-bit DDR3 SDRAM memory controller - DDR3 and DDR3L with ECC and interleaving support - Memory pre-fetch engine - Data Path Acceleration Architecture (DPAA) incorporating acceleration for the following functions: - Packet parsing, classification, and distribution (Frame Manager 1.1) - Queue management for scheduling, packet sequencing, and congestion management (Queue Manager 1.1) - Hardware buffer management for buffer allocation and de-allocation (Buffer Manager 1.1) - Cryptography Acceleration (SEC 5.2) - RegEx Pattern Matching Acceleration (PME 2.1) - Decompression/Compression Acceleration (DCE 1.0) - DPAA chip-to-chip interconnect via RapidIO Message Manager (RMan 1.0) ## T2080 - 16 SerDes lanes at up to 10 GBaud - 8 Ethernet interfaces, supporting combinations of: - Up to four 10 Gbps Ethernet MACs - Up to eight 1 Gbps Ethernet MACs - Up to four 2.5Gbps Ethernet MACs - IEEE Std 1588<sup>TM</sup> support - · High-speed peripheral interfaces - Four PCI Express controllers (two support PCIe 2.0 and two support PCIe 3.0) - Two Serial RapidIO 2.0 controllers running at up to 5 GBaud with Type 11 messaging and Type 9 data streaming support - Additional peripheral interfaces - Two Serial ATA (SATA 2.0) controllers - Two high-speed USB 2.0 controllers with integrated PHY - Enhanced secure digital host controller (SD/MMC/ eMMC) - Enhanced Serial peripheral interface (eSPI) - Four I2C controllers - Four 2-pin UARTs or two 4-pin UARTs - Integrated flash controller supporting NAND and NOR flash - Three 8-channel DMA engines - 896 FC-PBGA package, 25 mm x 25 mm, 0.8mm pitch # **Table of Contents** | 1 Over | view3 | 3.16 | JTAG controller | 89 | |---------|------------------------------------------------------------|---------|-------------------------------------------------------|-----| | 2 Pin a | ssignments | 3.17 | I2C interface | 92 | | 2.1 | 896 ball layout diagrams | 3.18 | GPIO interface | 95 | | 2.2 | Pinout list | 3.19 | High-speed serial interfaces (HSSI) | 97 | | 3 Elect | rical characteristics | 4 Hard | ware design considerations | 149 | | 3.1 | Overall DC electrical characteristics | 4.1 | System clocking | 149 | | 3.2 | Power sequencing | 4.2 | Power supply design | 154 | | 3.3 | Power-down requirements51 | 4.3 | Decoupling recommendations | 163 | | 3.4 | Power characteristics | 4.4 | SerDes block power supply decoupling recommendations. | 163 | | 3.5 | Power-on ramp rate | 4.5 | Connection recommendations | 164 | | 3.6 | Input clocks | 4.6 | Thermal | 175 | | 3.7 | RESET initialization61 | 4.7 | Recommended thermal model | 176 | | 3.8 | DDR3 and DDR3L SDRAM controller62 | 4.8 | Thermal management information | 176 | | 3.9 | eSPI interface | 5 Pack | age information | 178 | | 3.10 | DUART interface71 | 5.1 | Package parameters for the FC-PBGA | 178 | | 3.11 | Ethernet interface, Ethernet management interface 1 and 2, | 5.2 | Mechanical dimensions of the FC-PBGA | 178 | | | IEEE Std 1588 | 6 Secur | rity fuse processor | 180 | | 3.12 | USB interface | 7 Orde | ring information | 180 | | 3.13 | Integrated flash controller82 | 7.1 | Part numbering nomenclature | 180 | | 3.14 | Enhanced secure digital host controller (eSDHC)85 | 7.2 | Orderable part numbers addressed by this document | 181 | | 3.15 | Multicore programmable interrupt controller (MPIC) | 8 Revis | sion history | 183 | ### 1 Overview The T2080 QorIQ integrated multicore communications processor combines 4 dual-threaded cores built on Power Architecture® technology with high-performance data path acceleration and network and peripheral bus interfaces required for networking, telecom/datacom, wireless infrastructure, and military/aerospace applications. This chip can be used for combined control, data path, and application layer processing in routers, switches, gateways, and general-purpose embedded computing systems. Its high level of integration offers significant performance benefits compared to multiple discrete devices, while also simplifying board design. This figure shows the block diagram of the chip. Figure 1. Block diagram ## 2 Pin assignments ## 2.1 896 ball layout diagrams This figure shows the complete view of the T2080 ball map diagram. Figure 3, Figure 4, Figure 5, and Figure 6 show quadrant views. Figure 2. Complete BGA Map for the T2080 QorlQ T2080 Data Sheet, Rev. 3, 03/2018 #### Pin assignments Figure 3. Detail A Figure 4. Detail B QorlQ T2080 Data Sheet, Rev. 3, 03/2018 #### Pin assignments Figure 5. Detail C Figure 6. Detail D QorlQ T2080 Data Sheet, Rev. 3, 03/2018 ## 2.2 Pinout list This table provides the pinout listing for the T2080 by bus. Primary functions are **bolded** in the table. Table 1. Pinout list by bus | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | | | | |------------------------------|-----------------------|--------------------------|-------------|-------------------|-------|--|--|--| | DDR SDRAM Memory Interface 1 | | | | | | | | | | D1_MA00 | Address | Y30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA01 | Address | W29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA02 | Address | M30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA03 | Address | L30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA04 | Address | L29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA05 | Address | J30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA06 | Address | J29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA07 | Address | G29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA08 | Address | H30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA09 | Address | F30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA10 | Address | AB30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA11 | Address | G30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA12 | Address | E29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA13 | Address | AG29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA14 | Address | D30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MA15 | Address | C29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MAPAR_ERR_B | Address Parity Error | E30 | I | G1V <sub>DD</sub> | 1, 6 | | | | | D1_MAPAR_OUT | Address Parity Out | AA30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MBA0 | Bank Select | AC30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MBA1 | Bank Select | AA29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MBA2 | Bank Select | D28 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCAS_B | Column Address Strobe | AE29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK0 | Clock | P30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK0_B | Clock Complement | N30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK1 | Clock | R30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK1_B | Clock Complement | R29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK2 | Clock | U29 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK2_B | Clock Complement | U30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK3 | Clock | W30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCK3_B | Clock Complement | V30 | 0 | G1V <sub>DD</sub> | | | | | | D1_MCKE0 | Clock Enable | B29 | 0 | G1V <sub>DD</sub> | 2 | | | | Table continues on the next page... Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |-----------|------------------------------|---------------|------|-------------------|-------| | | | pin<br>number | type | | | | D1_MCKE1 | Clock Enable | B28 | 0 | G1V <sub>DD</sub> | 2 | | D1_MCKE2 | Clock Enable | C30 | 0 | G1V <sub>DD</sub> | 2 | | D1_MCKE3 | Clock Enable | A28 | 0 | G1V <sub>DD</sub> | 2 | | D1_MCS0_B | Chip Select | AD30 | 0 | G1V <sub>DD</sub> | | | D1_MCS1_B | Chip Select | AH30 | 0 | G1V <sub>DD</sub> | | | D1_MCS2_B | Chip Select | AK28 | 0 | G1V <sub>DD</sub> | | | D1_MCS3_B | Chip Select | AJ28 | 0 | G1V <sub>DD</sub> | | | D1_MDIC0 | Driver Impedence Calibration | K30 | Ю | G1V <sub>DD</sub> | 3 | | D1_MDIC1 | Driver Impedence Calibration | N29 | Ю | G1V <sub>DD</sub> | 3 | | D1_MDM0 | Data Mask | A25 | 0 | G1V <sub>DD</sub> | | | D1_MDM1 | Data Mask | E27 | 0 | G1V <sub>DD</sub> | | | D1_MDM2 | Data Mask | G26 | 0 | G1V <sub>DD</sub> | | | D1_MDM3 | Data Mask | K25 | 0 | G1V <sub>DD</sub> | | | D1_MDM4 | Data Mask | T28 | 0 | G1V <sub>DD</sub> | | | D1_MDM5 | Data Mask | W25 | 0 | G1V <sub>DD</sub> | | | D1_MDM6 | Data Mask | AA26 | 0 | G1V <sub>DD</sub> | | | D1_MDM7 | Data Mask | AJ27 | 0 | G1V <sub>DD</sub> | | | D1_MDM8 | Data Mask | P25 | 0 | G1V <sub>DD</sub> | | | D1_MDQ00 | Data | B24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ01 | Data | A24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ02 | Data | C25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ03 | Data | D24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ04 | Data | D25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ05 | Data | C26 | Ю | G1V <sub>DD</sub> | | | D1_MDQ06 | Data | B27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ07 | Data | C27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ08 | Data | H23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ09 | Data | G23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ10 | Data | F24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ11 | Data | F25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ12 | Data | E25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ13 | Data | E26 | Ю | G1V <sub>DD</sub> | | | D1_MDQ14 | Data | D27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ15 | Data | G25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ16 | Data | J23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ17 | Data | H24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ18 | Data | H25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ19 | Data | J26 | Ю | G1V <sub>DD</sub> | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package Pin | Power supply | Notes | | |----------|--------------------|---------------|--------------|-------------------|--| | | | pin<br>number | type | | | | D1_MDQ20 | Data | J25 | 10 | G1V <sub>DD</sub> | | | D1_MDQ21 | Data | J27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ22 | Data | H28 | Ю | G1V <sub>DD</sub> | | | D1_MDQ23 | Data | K28 | 10 | G1V <sub>DD</sub> | | | D1_MDQ24 | Data | L23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ25 | Data | M25 | 10 | G1V <sub>DD</sub> | | | D1_MDQ26 | Data | K24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ27 | Data | K27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ28 | Data | M24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ29 | Data | L27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ30 | Data | M27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ31 | Data | M28 | Ю | G1V <sub>DD</sub> | | | D1_MDQ32 | Data | T27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ33 | Data | V27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ34 | Data | U25 | 10 | G1V <sub>DD</sub> | | | D1_MDQ35 | Data | U26 | Ю | G1V <sub>DD</sub> | | | D1_MDQ36 | Data | R25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ37 | Data | T25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ38 | Data | T24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ39 | Data | U23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ40 | Data | Y28 | Ю | G1V <sub>DD</sub> | | | D1_MDQ41 | Data | Y27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ42 | Data | Y25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ43 | Data | Y24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ44 | Data | V25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ45 | Data | Y23 | 0 | G1V <sub>DD</sub> | | | D1_MDQ46 | Data | V24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ47 | Data | W23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ48 | Data | AA27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ49 | Data | AB28 | Ю | G1V <sub>DD</sub> | | | D1_MDQ50 | Data | AB27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ51 | Data | AC27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ52 | Data | AB24 | Ю | G1V <sub>DD</sub> | | | D1_MDQ53 | Data | AB23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ54 | Data | AA23 | Ю | G1V <sub>DD</sub> | | | D1_MDQ55 | Data | AA25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ56 | Data | AD28 | Ю | G1V <sub>DD</sub> | | | D1_MDQ57 | Data | AD27 | Ю | G1V <sub>DD</sub> | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |------------|-----------------------|---------------|------|-------------------|-------| | | | pin<br>number | type | | | | D1_MDQ58 | Data | AE27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ59 | Data | AC25 | Ю | G1V <sub>DD</sub> | | | D1_MDQ60 | Data | AF28 | Ю | G1V <sub>DD</sub> | | | D1_MDQ61 | Data | AF27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ62 | Data | AG27 | Ю | G1V <sub>DD</sub> | | | D1_MDQ63 | Data | AE26 | Ю | G1V <sub>DD</sub> | | | D1_MDQS0 | Data Strobe | A26 | Ю | G1V <sub>DD</sub> | | | D1_MDQS0_B | Data Strobe | B25 | Ю | G1V <sub>DD</sub> | | | D1_MDQS1 | Data Strobe | F28 | Ю | G1V <sub>DD</sub> | | | D1_MDQS1_B | Data Strobe | F27 | Ю | G1V <sub>DD</sub> | | | D1_MDQS2 | Data Strobe | G27 | Ю | G1V <sub>DD</sub> | | | D1_MDQS2_B | Data Strobe | H27 | Ю | G1V <sub>DD</sub> | | | D1_MDQS3 | Data Strobe | L26 | Ю | G1V <sub>DD</sub> | | | D1_MDQS3_B | Data Strobe | L25 | Ю | G1V <sub>DD</sub> | | | D1_MDQS4 | Data Strobe | V28 | Ю | G1V <sub>DD</sub> | | | D1_MDQS4_B | Data Strobe | U27 | Ю | G1V <sub>DD</sub> | | | D1_MDQS5 | Data Strobe | W27 | Ю | G1V <sub>DD</sub> | | | D1_MDQS5_B | Data Strobe | W26 | Ю | G1V <sub>DD</sub> | | | D1_MDQS6 | Data Strobe | AB25 | Ю | G1V <sub>DD</sub> | | | D1_MDQS6_B | Data Strobe | AC26 | Ю | G1V <sub>DD</sub> | | | D1_MDQS7 | Data Strobe | AH26 | Ю | G1V <sub>DD</sub> | | | D1_MDQS7_B | Data Strobe | AH27 | Ю | G1V <sub>DD</sub> | | | D1_MDQS8 | Data Strobe | P27 | Ю | G1V <sub>DD</sub> | | | D1_MDQS8_B | Data Strobe | P28 | Ю | G1V <sub>DD</sub> | | | D1_MECC0 | Error Correcting Code | N25 | Ю | G1V <sub>DD</sub> | | | D1_MECC1 | Error Correcting Code | N23 | Ю | G1V <sub>DD</sub> | | | D1_MECC2 | Error Correcting Code | N26 | Ю | G1V <sub>DD</sub> | | | D1_MECC3 | Error Correcting Code | N27 | Ю | G1V <sub>DD</sub> | | | D1_MECC4 | Error Correcting Code | R27 | Ю | G1V <sub>DD</sub> | | | D1_MECC5 | Error Correcting Code | R26 | Ю | G1V <sub>DD</sub> | | | D1_MECC6 | Error Correcting Code | R23 | Ю | G1V <sub>DD</sub> | | | D1_MECC7 | Error Correcting Code | P24 | Ю | G1V <sub>DD</sub> | | | D1_MODT0 | On Die Termination | AG30 | 0 | G1V <sub>DD</sub> | 2 | | D1_MODT1 | On Die Termination | AH29 | 0 | G1V <sub>DD</sub> | 2 | | D1_MODT2 | On Die Termination | AF30 | 0 | G1V <sub>DD</sub> | 2 | | D1_MODT3 | On Die Termination | AJ29 | 0 | G1V <sub>DD</sub> | 2 | | D1_MRAS_B | Row Address Strobe | AC29 | 0 | G1V <sub>DD</sub> | | | D1_MWE_B | Write Enable | AE30 | 0 | G1V <sub>DD</sub> | | ## Pin assignments Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin | Pin<br>type | Power supply | Notes | |--------------------------------|--------------------|----------------|-------------|------------------|-------| | | | number | ,,,,, | | | | | Integrated Flash | Controller | • | | • | | IFC_A16 | IFC Address | G15 | 0 | OV <sub>DD</sub> | 1, 5 | | IFC_A17 | IFC Address | C15 | 0 | OV <sub>DD</sub> | 1, 5 | | IFC_A18 | IFC Address | D15 | 0 | OV <sub>DD</sub> | 1, 5 | | IFC_A19 | IFC Address | G14 | 0 | OV <sub>DD</sub> | 1, 5 | | IFC_A20 | IFC Address | A16 | 0 | OV <sub>DD</sub> | 1, 5 | | IFC_A21/cfg_dram_type | IFC Address | B14 | 0 | $OV_{DD}$ | 1, 4 | | IFC_A22 | IFC Address | J15 | 0 | OV <sub>DD</sub> | 1 | | IFC_A23 | IFC Address | B18 | 0 | OV <sub>DD</sub> | 1 | | IFC_A24 | IFC Address | C16 | 0 | OV <sub>DD</sub> | 1 | | IFC_A25/GPIO2_25/<br>IFC_WP1_B | IFC Address | E17 | 0 | OV <sub>DD</sub> | 1 | | IFC_A26/GPIO2_26/<br>IFC_WP2_B | IFC Address | D16 | 0 | OV <sub>DD</sub> | 1 | | IFC_A27/GPIO2_27/<br>IFC_WP3_B | IFC Address | G17 | 0 | OV <sub>DD</sub> | 1 | | IFC_A28/GPIO2_28 | IFC Address | F16 | 0 | OV <sub>DD</sub> | 1 | | IFC_A29/GPIO2_29/<br>IFC_RB2_B | IFC Address | G16 | 0 | OV <sub>DD</sub> | 1 | | IFC_A30/GPIO2_30/<br>IFC_RB3_B | IFC Address | B21 | 0 | OV <sub>DD</sub> | 1 | | IFC_A31/GPIO2_31/<br>IFC_RB4_B | IFC Address | E16 | 0 | OV <sub>DD</sub> | 1 | | IFC_AD00/cfg_gpinput0 | IFC Address / Data | A13 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD01/cfg_gpinput1 | IFC Address / Data | G13 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD02/cfg_gpinput2 | IFC Address / Data | C14 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD03/cfg_gpinput3 | IFC Address / Data | D13 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD04/cfg_gpinput4 | IFC Address / Data | A15 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD05/cfg_gpinput5 | IFC Address / Data | F13 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD06/cfg_gpinput6 | IFC Address / Data | E14 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD07/cfg_gpinput7 | IFC Address / Data | J13 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD08/cfg_rcw_src0 | IFC Address / Data | E13 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD09/cfg_rcw_src1 | IFC Address / Data | F14 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD10/cfg_rcw_src2 | IFC Address / Data | H14 | Ю | $OV_{DD}$ | 4 | | IFC_AD11/cfg_rcw_src3 | IFC Address / Data | A14 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD12/cfg_rcw_src4 | IFC Address / Data | C13 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD13/cfg_rcw_src5 | IFC Address / Data | B15 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD14/cfg_rcw_src6 | IFC Address / Data | F15 | Ю | OV <sub>DD</sub> | 4 | | IFC_AD15/cfg_rcw_src7 | IFC Address / Data | D14 | Ю | $OV_{DD}$ | 4 | | IFC_AVD | IFC Address Valid | C17 | 0 | OV <sub>DD</sub> | 1, 5 | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | |-----------------------------------------|--------------------------------------------|--------------------------|-------------|------------------|-------| | IFC_BCTL | IFC Buffer control | H18 | 0 | $OV_{DD}$ | 2 | | IFC_CLE/cfg_rcw_src8 | IFC Command Latch Enable /<br>Write Enable | H19 | 0 | $OV_{DD}$ | 1, 4 | | IFC_CLK0 | IFC Clock | A22 | 0 | OV <sub>DD</sub> | 2 | | IFC_CLK1 | IFC Clock | B20 | 0 | OV <sub>DD</sub> | 2 | | IFC_CS0_B | IFC Chip Select | H16 | 0 | OV <sub>DD</sub> | 1, 6 | | IFC_CS1_B/GPIO2_10 | IFC Chip Select | F17 | 0 | OV <sub>DD</sub> | 1, 6 | | IFC_CS2_B/GPIO2_11 | IFC Chip Select | D19 | 0 | $OV_{DD}$ | 1, 6 | | IFC_CS3_B/GPIO2_12 | IFC Chip Select | B17 | 0 | $OV_{DD}$ | 1, 6 | | IFC_CS4_B/GPIO1_09 | IFC Chip Select | E19 | 0 | $OV_{DD}$ | 1, 6 | | IFC_CS5_B/GPIO1_10 | IFC Chip Select | C18 | 0 | $OV_{DD}$ | 1, 6 | | IFC_CS6_B/GPIO1_11 | IFC Chip Select | D21 | 0 | $OV_{DD}$ | 1, 6 | | IFC_CS7_B/GPIO1_12 | IFC Chip Select | G19 | 0 | $OV_{DD}$ | 1, 6 | | IFC_NDDDR_CLK | IFC NAND DDR Clock | D18 | 0 | $OV_{DD}$ | 2 | | IFC_NDDQS | IFC DQS Strobe | J19 | Ю | $OV_{DD}$ | | | IFC_OE_B | IFC Output Enable | G18 | 0 | $OV_{DD}$ | 1, 5 | | IFC_PAR0/GPIO2_13 | IFC Address & Data Parity | F18 | Ю | $OV_{DD}$ | | | IFC_PAR1/GPIO2_14 | IFC Address & Data Parity | A17 | Ю | $OV_{DD}$ | | | IFC_PERR_B/GPIO2_15 | IFC Parity Error | F19 | I | OV <sub>DD</sub> | 1 | | IFC_RB0_B | IFC Ready / Busy CS0 | J17 | I | $OV_{DD}$ | 8 | | IFC_RB1_B | IFC Ready / Busy CS1 | C19 | ı | $OV_{DD}$ | 8 | | IFC_RB2_B/ <b>IFC_A29</b> /<br>GPIO2_29 | IFC Ready / Busy CS 2 | G16 | I | OV <sub>DD</sub> | 1 | | IFC_RB3_B/IFC_A30/<br>GPIO2_30 | IFC Ready / Busy CS 3 | B21 | I | OV <sub>DD</sub> | 1 | | IFC_RB4_B/ <b>IFC_A31</b> /<br>GPIO2_31 | IFC Ready / Busy CS 4 | E16 | I | OV <sub>DD</sub> | 1 | | IFC_TE/cfg_ifc_te | IFC External Transceiver<br>Enable | A19 | 0 | OV <sub>DD</sub> | 1, 4 | | IFC_WE0_B | IFC Write Enable | D17 | 0 | $OV_{DD}$ | 1, 5 | | IFC_WP0_B | IFC Write Protect | A18 | 0 | OV <sub>DD</sub> | 1, 5 | | IFC_WP1_B/ <b>IFC_A25</b> /<br>GPIO2_25 | IFC Write Protect | E17 | 0 | $OV_{DD}$ | 1 | | IFC_WP2_B/ <b>IFC_A26</b> /<br>GPIO2_26 | IFC Write Protect | D16 | 0 | $OV_{DD}$ | 1 | | IFC_WP3_B/ <b>IFC_A27</b> /<br>GPIO2_27 | IFC Write Protect | G17 | 0 | $OV_{DD}$ | 1 | | | DUART | • | | • | ' | | UART1_CTS_B/GPIO1_21/<br>UART3_SIN | Clear To Send | L4 | I | DV <sub>DD</sub> | 1 | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |--------------------------------------------------------|-----------------------------|---------------|------|------------------|-------| | | | pin<br>number | type | | | | UART1_RTS_B/GPIO1_19/<br>UART3_SOUT | Ready to Send | G1 | 0 | $DV_DD$ | 1 | | UART1_SIN/GPIO1_17 | Receive Data | J3 | I | $DV_DD$ | 1 | | UART1_SOUT/GPIO1_15 | Transmit Data | J1 | 0 | $DV_DD$ | 1 | | UART2_CTS_B/GPIO1_22/<br>UART4_SIN | Clear To Send | F1 | I | $DV_DD$ | 1 | | UART2_RTS_B/GPIO1_20/<br>UART4_SOUT | Ready to Send | J4 | 0 | $DV_DD$ | 1 | | UART2_SIN/GPIO1_18 | Receive Data | F2 | I | $DV_DD$ | 1 | | UART2_SOUT/GPIO1_16 | Transmit Data | КЗ | 0 | $DV_DD$ | 1 | | UART3_SIN/ <b>UART1_CTS_B</b> /<br>GPIO1_21 | Receive Data | L4 | I | $DV_DD$ | 1 | | UART3_SOUT/<br>UART1_RTS_B/GPIO1_19 | Transmit Data | G1 | 0 | $DV_DD$ | 1 | | UART4_SIN/ <b>UART2_CTS_B</b> /<br>GPIO1_22 | Receive Data | F1 | I | $DV_DD$ | 1 | | UART4_SOUT/<br>UART2_RTS_B/GPIO1_20 | Transmit Data | J4 | 0 | $DV_DD$ | 1 | | | I2C | | | | | | IIC1_SCL | Serial Clock (supports PBL) | H3 | Ю | $DV_DD$ | 7, 8 | | IIC1_SDA | Serial Data (supports PBL) | G2 | Ю | $DV_DD$ | 7, 8 | | IIC2_SCL | Serial Clock | H4 | Ю | $DV_DD$ | 7, 8 | | IIC2_SDA | Serial Data | K2 | Ю | $DV_DD$ | 7, 8 | | IIC3_SCL/GPIO4_00 | Serial Clock | J6 | Ю | $DV_DD$ | 7, 8 | | IIC3_SDA/GPIO4_01 | Serial Data | J2 | Ю | $DV_DD$ | 7, 8 | | IIC4_SCL/GPIO4_02/EVT5_B | Serial Clock | K1 | Ю | $DV_DD$ | 7, 8 | | IIC4_SDA/GPIO4_03/EVT6_B | Serial Data | M1 | Ю | $DV_DD$ | 7, 8 | | | eSPI Interf | ace | | | | | SPI_CLK | SPI Clock | B2 | 0 | CV <sub>DD</sub> | 1 | | SPI_CS0_B/GPIO2_00/<br>SDHC_DAT4 | SPI Chip Select | E3 | 0 | CV <sub>DD</sub> | 1, 18 | | SPI_CS1_B/GPIO2_01/<br>SDHC_DAT5 | SPI Chip Select | K6 | 0 | CV <sub>DD</sub> | 1, 18 | | SPI_CS2_B/GPIO2_02/<br>SDHC_DAT6 | SPI Chip Select | H5 | 0 | CV <sub>DD</sub> | 1, 18 | | SPI_CS3_B/GPIO2_03/<br>SDHC_DAT7/<br>SDHC_CLK_SYNC_OUT | SPI Chip Select | L6 | 0 | CV <sub>DD</sub> | 1, 18 | | SPI_MISO | Master In Slave Out | C2 | I | CV <sub>DD</sub> | 1 | | SPI_MOSI | Master Out Slave In | C1 | Ю | CV <sub>DD</sub> | | | | eSDHC | | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |--------------------------------------------------------|-------------------------|---------------|------|---------------------|---------| | | | pin<br>number | type | | | | SDHC_CD_B/GPIO4_24 | SDHC Card Detect | E4 | I | $OV_{DD}$ | 1 | | SDHC_CLK/GPIO2_09 | Host to Card Clock | C4 | Ю | $OV_{DD}$ | | | SDHC_CLK_SYNC_IN/IRQ10/<br>GPIO1_30 | IN | J5 | I | CV <sub>DD</sub> | 1 | | SDHC_CLK_SYNC_OUT/<br>SPI_CS3_B/GPIO2_03/<br>SDHC_DAT7 | OUT | L6 | 0 | OV <sub>DD</sub> | 1 | | SDHC_CMD/GPIO2_04 | Command/Response | A3 | Ю | $OV_{DD}$ | 18 | | SDHC_DAT0/GPIO2_05 | Data | D2 | Ю | $OV_{DD}$ | 18 | | SDHC_DAT1/GPIO2_06 | Data | D3 | Ю | $OV_{DD}$ | 18 | | SDHC_DAT2/GPIO2_07 | Data | H6 | Ю | $OV_{DD}$ | 18 | | SDHC_DAT3/GPIO2_08 | Data | G5 | Ю | $OV_{DD}$ | 18 | | SDHC_DAT4/ <b>SPI_CS0_B</b> /<br>GPIO2_00 | Data | E3 | Ю | CV <sub>DD</sub> | | | SDHC_DAT5/ <b>SPI_CS1_B</b> /<br>GPIO2_01 | Data | K6 | Ю | CV <sub>DD</sub> | | | SDHC_DAT6/ <b>SPI_CS2_B</b> /<br>GPIO2_02 | Data | H5 | Ю | CV <sub>DD</sub> | | | SDHC_DAT7/SPI_CS3_B/<br>GPIO2_03/<br>SDHC_CLK_SYNC_OUT | Data | L6 | Ю | CV <sub>DD</sub> | | | SDHC_WP/GPIO4_25 | SDHC Write Protect | F4 | ı | OV <sub>DD</sub> | 1 | | | Programmable Interru | pt Controlle | er | | | | IRQ00 | External Interrupt | G11 | I | $OV_{DD}$ | 1 | | IRQ01 | External Interrupt | E11 | I | $OV_{DD}$ | 1 | | IRQ02 | External Interrupt | D10 | I | $OV_{DD}$ | 1 | | IRQ03/GPIO1_23 | External Interrupt | C10 | I | $OV_{DD}$ | 1 | | IRQ04/GPIO1_24 | External Interrupt | H12 | I | $OV_{DD}$ | 1 | | IRQ05/GPIO1_25 | External Interrupt | D11 | I | $OV_{DD}$ | 1 | | IRQ06/GPIO1_26 | External Interrupt | P5 | I | LV <sub>DD</sub> | 1 | | IRQ07/GPIO1_27 | External Interrupt | P3 | I | LV <sub>DD</sub> | 1 | | IRQ08/GPIO1_28 | External Interrupt | P6 | I | LV <sub>DD</sub> | 1 | | IRQ09/GPIO1_29 | External Interrupt | P4 | I | LV <sub>DD</sub> | 1 | | IRQ10/GPIO1_30/<br>SDHC_CLK_SYNC_IN | External Interrupt | J5 | I | CV <sub>DD</sub> | 1 | | IRQ11/GPIO1_31 | External Interrupt | D1 | I | $DV_DD$ | 1 | | IRQ_OUT_B/EVT9_B | Interrupt Output | C12 | 0 | $OV_{DD}$ | 1, 6, 7 | | | LP Trust | | | | 1 | | LP_TMP_DETECT_B | Low Power Tamper Detect | R7 | I | V <sub>DD</sub> _LP | | | | Trust | | | 1 | 1 | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | _ | Power supply | Notes | |--------------------------------------------|-----------------------------|---------------|------|------------------|---------| | | | pin<br>number | type | | | | TMP_DETECT_B | Tamper Detect | C21 | I | $OV_{DD}$ | 1 | | | System Cor | itrol | | | | | HRESET_B | Hard Reset | F11 | Ю | OV <sub>DD</sub> | 6, 7 | | PORESET_B | Power On Reset | F10 | I | OV <sub>DD</sub> | | | RESET_REQ_B | Reset Request (POR or Hard) | D12 | 0 | OV <sub>DD</sub> | 1, 5 | | | Power Manage | ement | | | · | | ASLEEP/GPIO1_13/<br>cfg_xvdd_sel | Asleep | A11 | 0 | OV <sub>DD</sub> | 1, 5 | | | SYSCLK | | | | | | SYSCLK | System Clock | A10 | 1 | OV <sub>DD</sub> | | | | DDR Clock | ing | | | | | DDRCLK | DDR Controller Clock | E23 | I | $OV_{DD}$ | | | | RTC | | | | | | RTC/GPIO1_14 | Real Time Clock | A20 | I | OV <sub>DD</sub> | 1 | | | Debug | | | | | | CKSTP_OUT_B | Checkstop Out | D20 | 0 | OV <sub>DD</sub> | 1, 6, 7 | | CLK_OUT | Clock Out | E10 | 0 | OV <sub>DD</sub> | 2 | | EVT0_B | Event 0 | A12 | 10 | OV <sub>DD</sub> | 9 | | EVT1_B | Event 1 | B12 | Ю | OV <sub>DD</sub> | | | EVT2_B | Event 2 | G12 | Ю | $OV_{DD}$ | | | EVT3_B | Event 3 | C11 | Ю | OV <sub>DD</sub> | | | EVT4_B | Event 4 | F12 | Ю | OV <sub>DD</sub> | | | EVT5_B/IIC4_SCL/GPIO4_02 | Event 5 | K1 | 10 | $DV_DD$ | | | EVT6_B/IIC4_SDA/GPIO4_03 | Event 6 | M1 | Ю | $DV_DD$ | | | EVT7_B/ <b>DMA2_DACK0_B</b> /<br>GPIO4_08 | Event 7 | H1 | Ю | DV <sub>DD</sub> | | | EVT8_B/ <b>DMA2_DDONE0_B</b> /<br>GPIO4_09 | Event 8 | G3 | Ю | DV <sub>DD</sub> | | | EVT9_B/IRQ_OUT_B | Event 9 | C12 | Ю | OV <sub>DD</sub> | | | | DFT | | | | | | SCAN_MODE_B | Reserved | H11 | ı | OV <sub>DD</sub> | 10 | | TEST_SEL_B | Reserved | C9 | I | OV <sub>DD</sub> | 10 | | | JTAG | | | | | | тск | Test Clock | C20 | I | OV <sub>DD</sub> | | | TDI | Test Data In | D22 | I | OV <sub>DD</sub> | 9 | | TDO | Test Data Out | E20 | 0 | OV <sub>DD</sub> | 2 | | тмѕ | Test Mode Select | A21 | I | OV <sub>DD</sub> | 9 | | TRST_B | Test Reset | B22 | I | OV <sub>DD</sub> | 9 | | | Analog Sigr | nals | | • | 1 | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | |----------------|--------------------------------------------|--------------------------|-------------|----------------------|-------| | D1_MVREF | SSTL Reference Voltage | F21 | Ю | G1V <sub>DD</sub> /2 | | | D1_TPA | DDR Controller 1 Test Point<br>Analog | C23 | Ю | - | 12 | | FA_ANALOG_G_V | Reserved | H21 | Ю | - | 15 | | FA_ANALOG_PIN | Reserved | G20 | Ю | - | 15 | | TD1_ANODE | Thermal diode anode | K22 | Ю | Internal Diode | 17 | | TD1_CATHODE | Thermal diode cathode | J21 | Ю | Internal Diode | 17 | | TH_TPA | Thermal Test Point Analog | F8 | - | - | 12 | | | Serdes 1 | | | | | | SD1_IMP_CAL_RX | SerDes Receive Impedence<br>Calibration | AA15 | I | S1V <sub>DD</sub> | 11 | | SD1_IMP_CAL_TX | SerDes Transmit Impedance<br>Calibration | AC22 | I | X1V <sub>DD</sub> | 16 | | SD1_PLL1_TPA | Reserved for internal use only | AE15 | 0 | AVDD_SD1_PLL1 | 12 | | SD1_PLL1_TPD | Reserved for internal use only | AE14 | 0 | X1V <sub>DD</sub> | 12 | | SD1_PLL2_TPA | Reserved for internal use only | AF25 | 0 | AVDD_SD1_PLL2 | 12 | | SD1_PLL2_TPD | Reserved for internal use only | AG25 | 0 | X1V <sub>DD</sub> | 12 | | SD1_REF_CLK1_N | SerDes PLL 1 Reference Clock<br>Complement | AK15 | I | S1V <sub>DD</sub> | | | SD1_REF_CLK1_P | SerDes PLL 1 Reference Clock | AJ15 | I | S1V <sub>DD</sub> | | | SD1_REF_CLK2_N | SerDes PLL 2 Reference Clock<br>Complement | AK25 | I | S1V <sub>DD</sub> | | | SD1_REF_CLK2_P | SerDes PLL 2 Reference Clock | AJ25 | I | S1V <sub>DD</sub> | | | SD1_RX0_N | SerDes Receive Data (negative) | AH13 | I | S1V <sub>DD</sub> | | | SD1_RX0_P | SerDes Receive Data (positive) | AH12 | I | S1V <sub>DD</sub> | | | SD1_RX1_N | SerDes Receive Data (negative) | AJ13 | I | S1V <sub>DD</sub> | | | SD1_RX1_P | SerDes Receive Data (positive) | AK13 | I | S1V <sub>DD</sub> | | | SD1_RX2_N | SerDes Receive Data<br>(negative) | AK17 | I | S1V <sub>DD</sub> | | | SD1_RX2_P | SerDes Receive Data<br>(positive) | AJ17 | I | S1V <sub>DD</sub> | | | SD1_RX3_N | SerDes Receive Data<br>(negative) | AH18 | I | S1V <sub>DD</sub> | | | SD1_RX3_P | SerDes Receive Data (positive) | AH17 | Ι | S1V <sub>DD</sub> | | | SD1_RX4_N | SerDes Receive Data<br>(negative) | AK20 | I | S1V <sub>DD</sub> | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin | Pin<br>type | Power supply | Notes | |-----------|---------------------------------|----------------|-------------|-------------------|-------| | | | number | | | | | SD1_RX4_P | SerDes Receive Data (positive) | AJ20 | I | S1V <sub>DD</sub> | | | SD1_RX5_N | SerDes Receive Data (negative) | AH21 | I | S1V <sub>DD</sub> | | | SD1_RX5_P | SerDes Receive Data (positive) | AH20 | I | S1V <sub>DD</sub> | | | SD1_RX6_N | SerDes Receive Data (negative) | AK23 | I | S1V <sub>DD</sub> | | | SD1_RX6_P | SerDes Receive Data (positive) | AJ23 | I | S1V <sub>DD</sub> | | | SD1_RX7_N | SerDes Receive Data (negative) | AH24 | Ι | S1V <sub>DD</sub> | | | SD1_RX7_P | SerDes Receive Data (positive) | AH23 | I | S1V <sub>DD</sub> | | | SD1_TX0_N | SerDes Transmit Data (negative) | AG15 | 0 | X1V <sub>DD</sub> | | | SD1_TX0_P | SerDes Transmit Data (positive) | AG14 | 0 | X1V <sub>DD</sub> | | | SD1_TX1_N | SerDes Transmit Data (negative) | AF16 | 0 | X1V <sub>DD</sub> | | | SD1_TX1_P | SerDes Transmit Data (positive) | AE16 | 0 | X1V <sub>DD</sub> | | | SD1_TX2_N | SerDes Transmit Data (negative) | AD19 | 0 | X1V <sub>DD</sub> | | | SD1_TX2_P | SerDes Transmit Data (positive) | AD18 | 0 | X1V <sub>DD</sub> | | | SD1_TX3_N | SerDes Transmit Data (negative) | AE18 | 0 | X1V <sub>DD</sub> | | | SD1_TX3_P | SerDes Transmit Data (positive) | AF18 | 0 | X1V <sub>DD</sub> | | | SD1_TX4_N | SerDes Transmit Data (negative) | AD21 | 0 | X1V <sub>DD</sub> | | | SD1_TX4_P | SerDes Transmit Data (positive) | AD20 | 0 | X1V <sub>DD</sub> | | | SD1_TX5_N | SerDes Transmit Data (negative) | AE21 | 0 | X1V <sub>DD</sub> | | | SD1_TX5_P | SerDes Transmit Data (positive) | AF21 | 0 | X1V <sub>DD</sub> | | | SD1_TX6_N | SerDes Transmit Data (negative) | AE23 | 0 | X1V <sub>DD</sub> | | | SD1_TX6_P | SerDes Transmit Data (positive) | AF23 | 0 | X1V <sub>DD</sub> | | | SD1_TX7_N | SerDes Transmit Data (negative) | AD24 | 0 | X1V <sub>DD</sub> | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | | | | | | |----------------|--------------------------------------------|--------------------------|-------------|-------------------|-------|--|--|--|--|--| | SD1_TX7_P | SerDes Transmit Data (positive) | AD23 | 0 | X1V <sub>DD</sub> | | | | | | | | Serdes 2 | | | | | | | | | | | | SD2_IMP_CAL_RX | SerDes Receive Impedence<br>Calibration | AA8 | I | S2V <sub>DD</sub> | 11 | | | | | | | SD2_IMP_CAL_TX | SerDes Transmit Impedance<br>Calibration | AE10 | I | X2V <sub>DD</sub> | 16 | | | | | | | SD2_PLL1_TPA | Reserved for internal use only | AC7 | 0 | AVDD_SD2_PLL1 | 12 | | | | | | | SD2_PLL1_TPD | Reserved for internal use only | AC8 | 0 | X2V <sub>DD</sub> | 12 | | | | | | | SD2_PLL2_TPA | Reserved for internal use only | AG11 | 0 | AVDD_SD2_PLL2 | 12 | | | | | | | SD2_PLL2_TPD | Reserved for internal use only | AF11 | 0 | X2V <sub>DD</sub> | 12 | | | | | | | SD2_REF_CLK1_N | SerDes PLL 1 Reference Clock<br>Complement | AD5 | I | S2V <sub>DD</sub> | | | | | | | | SD2_REF_CLK1_P | SerDes PLL 1 Reference Clock | AD6 | I | S2V <sub>DD</sub> | | | | | | | | SD2_REF_CLK2_N | SerDes PLL 2 Reference Clock<br>Complement | AJ11 | I | S2V <sub>DD</sub> | | | | | | | | SD2_REF_CLK2_P | SerDes PLL 2 Reference Clock | AK11 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX0_N | SerDes Receive Data (negative) | AA4 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX0_P | SerDes Receive Data (positive) | AA3 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX1_N | SerDes Receive Data (negative) | AC4 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX1_P | SerDes Receive Data (positive) | AC3 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX2_N | SerDes Receive Data (negative) | AD2 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX2_P | SerDes Receive Data (positive) | AD1 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX3_N | SerDes Receive Data (negative) | AJ3 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX3_P | SerDes Receive Data (positive) | AK3 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX4_N | SerDes Receive Data (negative) | AK5 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX4_P | SerDes Receive Data (positive) | AJ5 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX5_N | SerDes Receive Data (negative) | AJ6 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX5_P | SerDes Receive Data (positive) | AK6 | I | S2V <sub>DD</sub> | | | | | | | | SD2_RX6_N | SerDes Receive Data (negative) | AK8 | I | S2V <sub>DD</sub> | | | | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |---------------|-----------------------------------------|---------------|------|----------------------|-------| | o.g | oighai accompach | pin<br>number | type | . one. cuppiy | | | SD2_RX6_P | SerDes Receive Data (positive) | AJ8 | I | S2V <sub>DD</sub> | | | SD2_RX7_N | SerDes Receive Data (negative) | AJ9 | I | S2V <sub>DD</sub> | | | SD2_RX7_P | SerDes Receive Data (positive) | AK9 | I | S2V <sub>DD</sub> | | | SD2_TX0_N | SerDes Transmit Data (negative) | AB1 | 0 | X2V <sub>DD</sub> | | | SD2_TX0_P | SerDes Transmit Data (positive) | AB2 | 0 | X2V <sub>DD</sub> | | | SD2_TX1_N | SerDes Transmit Data (negative) | AB6 | 0 | X2V <sub>DD</sub> | | | SD2_TX1_P | SerDes Transmit Data (positive) | AB5 | 0 | X2V <sub>DD</sub> | | | SD2_TX2_N | SerDes Transmit Data (negative) | AF2 | 0 | X2V <sub>DD</sub> | | | SD2_TX2_P | SerDes Transmit Data (positive) | AF1 | 0 | X2V <sub>DD</sub> | | | SD2_TX3_N | SerDes Transmit Data (negative) | AH2 | 0 | X2V <sub>DD</sub> | | | SD2_TX3_P | SerDes Transmit Data (positive) | AH1 | 0 | X2V <sub>DD</sub> | | | SD2_TX4_N | SerDes Transmit Data (negative) | AG5 | 0 | X2V <sub>DD</sub> | | | SD2_TX4_P | SerDes Transmit Data (positive) | AF5 | 0 | X2V <sub>DD</sub> | | | SD2_TX5_N | SerDes Transmit Data (negative) | AF6 | 0 | X2V <sub>DD</sub> | | | SD2_TX5_P | SerDes Transmit Data (positive) | AG6 | 0 | X2V <sub>DD</sub> | | | SD2_TX6_N | SerDes Transmit Data (negative) | AG8 | 0 | X2V <sub>DD</sub> | | | SD2_TX6_P | SerDes Transmit Data (positive) | AF8 | 0 | X2V <sub>DD</sub> | | | SD2_TX7_N | SerDes Transmit Data (negative) | AF9 | 0 | X2V <sub>DD</sub> | | | SD2_TX7_P | SerDes Transmit Data (positive) | AG9 | 0 | X2V <sub>DD</sub> | | | | USB PHY 1 | & 2 | | | | | USB1_DRVVBUS | USB PHY Digital signal - Drive<br>VBUS | A8 | 0 | USB_HV <sub>DD</sub> | | | USB1_PWRFAULT | USB PHY Digital signal -<br>Power Fault | В9 | I | USB_HV <sub>DD</sub> | | | USB1_UDM | USB PHY Data Minus | C7 | Ю | USB_HV <sub>DD</sub> | | | | · · · · · · · · · · · · · · · · · · · | | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |-----------------------------------|------------------------------------------|---------------|------|----------------------|-------| | | | pin<br>number | type | | | | USB1_UDP | USB PHY Data Plus | B8 | Ю | USB_HV <sub>DD</sub> | | | USB1_UID | USB PHY ID Detect | E5 | Į | USB_OV <sub>DD</sub> | | | USB1_VBUSCLMP | USB PHY VBUS | E7 | I | USB_HV <sub>DD</sub> | | | USB2_DRVVBUS | USB PHY Digital signal - Drive VBUS | B5 | 0 | USB_HV <sub>DD</sub> | | | USB2_PWRFAULT | USB PHY Digital signal -<br>Power Fault | A5 | I | USB_HV <sub>DD</sub> | | | USB2_UDM | USB PHY Data Minus | B6 | Ю | USB_HV <sub>DD</sub> | | | USB2_UDP | USB PHY Data Plus | A6 | Ю | USB_HV <sub>DD</sub> | | | USB2_UID | USB PHY ID Detect | D7 | I | USB_OV <sub>DD</sub> | | | USB2_VBUSCLMP | USB PHY VBUS | C6 | I | USB_HV <sub>DD</sub> | | | USBCLK | USB PHY Clock In | B11 | ļ | OV <sub>DD</sub> | | | USB_IBIAS_REXT | USB PHY Impedance<br>Calibration | F7 | Ю | USB_OV <sub>DD</sub> | 19 | | | IEEE1588 | } | | | | | TSEC_1588_ALARM_OUT1/<br>GPIO3_03 | Alarm Out 1 | U1 | 0 | LV <sub>DD</sub> | 1 | | TSEC_1588_ALARM_OUT2/<br>GPIO3_04 | Alarm Out 2 | W5 | 0 | LV <sub>DD</sub> | 1 | | TSEC_1588_CLK_IN/<br>GPIO3_00 | Clock In | Т3 | 1 | LV <sub>DD</sub> | 1 | | TSEC_1588_CLK_OUT/<br>GPIO3_05 | Clock Out | V3 | 0 | LV <sub>DD</sub> | 1 | | TSEC_1588_PULSE_OUT1/<br>GPIO3_06 | Pulse Out 1 | W2 | 0 | LV <sub>DD</sub> | 1 | | TSEC_1588_PULSE_OUT2/<br>GPIO3_07 | Pulse Out 2 | W1 | 0 | LV <sub>DD</sub> | 1 | | TSEC_1588_TRIG_IN1/<br>GPIO3_01 | Trigger In 1 | V4 | I | LV <sub>DD</sub> | 1 | | TSEC_1588_TRIG_IN2/<br>GPIO3_02 | Trigger In 2 | V2 | ı | LV <sub>DD</sub> | 1 | | | Ethernet Managemer | | | 1 | | | EMI1_MDC | Management Data Clock | T5 | 0 | LV <sub>DD</sub> | | | EMI1_MDIO | Management Data In/Out | N3 | Ю | LV <sub>DD</sub> | | | | Ethernet Managemer | | | 1 | | | EMI2_MDC | Management Data Clock (1.2V open drain) | B3 | 0 | OV <sub>DD</sub> | 7, 13 | | EMI2_MDIO | Management Data In/Out (1.2V open drain) | F5 | Ю | OV <sub>DD</sub> | 7, 13 | | | Ethernet Controller | (RGMII) 1 | | | | | EC1_GTX_CLK/GPIO3_16 | Transmit Clock Out | P1 | 0 | LV <sub>DD</sub> | 1 | | <b>EC1_GTX_CLK125</b> /GPIO3_17 | Reference Clock | M2 | I | LV <sub>DD</sub> | 1 | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |-----------------------------------|-------------------------------------|---------------|------|------------------|-------| | | | pin<br>number | type | | | | EC1_RXD0/GPIO3_21 | Receive Data | R5 | I | LV <sub>DD</sub> | 1 | | EC1_RXD1/GPIO3_20 | Receive Data | N5 | I | LV <sub>DD</sub> | 1 | | EC1_RXD2/GPIO3_19 | Receive Data | N6 | I | LV <sub>DD</sub> | 1 | | EC1_RXD3/GPIO3_18 | Receive Data | L1 | I | LV <sub>DD</sub> | 1 | | EC1_RX_CLK/GPIO3_23 | Receive Clock | M4 | I | LV <sub>DD</sub> | 1 | | EC1_RX_CTL/GPIO3_22 | Receive Data Valid | L3 | I | LV <sub>DD</sub> | 1 | | EC1_TXD0/GPIO3_14 | Transmit Data | T6 | 0 | LV <sub>DD</sub> | 1 | | EC1_TXD1/GPIO3_13 | Transmit Data | N1 | 0 | LV <sub>DD</sub> | 1 | | EC1_TXD2/GPIO3_12 | Transmit Data | N2 | 0 | LV <sub>DD</sub> | 1 | | EC1_TXD3/GPIO3_11 | Transmit Data | R4 | 0 | LV <sub>DD</sub> | 1 | | EC1_TX_CTL/GPIO3_15 | Transmit Enable | МЗ | 0 | LV <sub>DD</sub> | 1, 14 | | | Ethernet Controlle | r (RGMII) 2 | | | | | EC2_GTX_CLK/GPIO4_28 | Transmit Clock Out | T1 | 0 | LV <sub>DD</sub> | 1 | | EC2_GTX_CLK125/GPIO4_29 | Reference Clock | V1 | I | LV <sub>DD</sub> | 1 | | EC2_RXD0/GPIO3_31 | Receive Data | R1 | I | LV <sub>DD</sub> | 1 | | EC2_RXD1/GPIO3_30 | Receive Data | T2 | I | LV <sub>DD</sub> | 1 | | EC2_RXD2/GPIO3_29 | Receive Data | U4 | I | LV <sub>DD</sub> | 1 | | EC2_RXD3/GPIO3_28 | Receive Data | R2 | I | LV <sub>DD</sub> | 1 | | EC2_RX_CLK/GPIO4_31 | Receive Clock | V6 | | LV <sub>DD</sub> | 1 | | EC2_RX_CTL/GPIO4_30 | Receive Data Valid | U6 | I | LV <sub>DD</sub> | 1 | | EC2_TXD0/GPIO3_27 | Transmit Data | W6 | 0 | LV <sub>DD</sub> | 1 | | EC2_TXD1/GPIO3_26 | Transmit Data | U5 | 0 | LV <sub>DD</sub> | 1 | | EC2_TXD2/GPIO3_25 | Transmit Data | U3 | 0 | LV <sub>DD</sub> | 1 | | EC2_TXD3/GPIO3_24 | Transmit Data | V5 | 0 | LV <sub>DD</sub> | 1 | | EC2_TX_CTL/GPIO4_27 | Transmit Enable | R3 | 0 | LV <sub>DD</sub> | 1, 14 | | | DMA | | | | | | DMA1_DACK0_B/GPIO4_05 | DMA1 channel 0 acknowledge | E1 | 0 | $DV_DD$ | 1 | | DMA1_DDONE0_B/GPIO4_06 | DMA1 channel 0 done | K5 | 0 | $DV_DD$ | 1 | | DMA1_DREQ0_B/GPIO4_04 | DMA1 channel 0 request | L5 | I | $DV_DD$ | 1 | | DMA2_DACK0_B/GPIO4_08/<br>EVT7_B | DMA2 channel 0 acknowledge | H1 | 0 | DV <sub>DD</sub> | 1 | | DMA2_DDONE0_B/<br>GPIO4_09/EVT8_B | DMA2 channel 0 done | G3 | 0 | DV <sub>DD</sub> | 1 | | DMA2_DREQ0_B/GPIO4_07 | DMA2 channel 0 request | F3 | | $DV_DD$ | 1 | | | Power-On-Reset Co | nfiguration | | | | | cfg_dram_type/IFC_A21 | Power-On-Reset Configuration Signal | B14 | I | OV <sub>DD</sub> | 1, 4 | | cfg_gpinput0/ <b>IFC_AD00</b> | Power-On-Reset Configuration Signal | A13 | Ι | OV <sub>DD</sub> | 1, 4 | | | | | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | |-------------------------------------------|-------------------------------------|--------------------------|-------------|------------------|---------| | cfg_gpinput1/IFC_AD01 | Power-On-Reset Configuration Signal | G13 | I | $OV_{DD}$ | 1, 4 | | cfg_gpinput2/ <b>IFC_AD02</b> | Power-On-Reset Configuration Signal | C14 | I | OV <sub>DD</sub> | 1, 4 | | cfg_gpinput3/IFC_AD03 | Power-On-Reset Configuration Signal | D13 | I | OV <sub>DD</sub> | 1, 4 | | cfg_gpinput4/ <b>IFC_AD04</b> | Power-On-Reset Configuration Signal | A15 | I | OV <sub>DD</sub> | 1, 4 | | cfg_gpinput5/ <b>IFC_AD05</b> | Power-On-Reset Configuration Signal | F13 | I | OV <sub>DD</sub> | 1, 4 | | cfg_gpinput6/ <b>IFC_AD06</b> | Power-On-Reset Configuration Signal | E14 | I | OV <sub>DD</sub> | 1, 4 | | cfg_gpinput7/ <b>IFC_AD07</b> | Power-On-Reset Configuration Signal | J13 | I | OV <sub>DD</sub> | 1, 4 | | cfg_ifc_te/IFC_TE | Power-On-Reset Configuration Signal | A19 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src0/ <b>IFC_AD08</b> | Power-On-Reset Configuration Signal | E13 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src1/IFC_AD09 | Power-On-Reset Configuration Signal | F14 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src2/ <b>IFC_AD10</b> | Power-On-Reset Configuration Signal | H14 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src3/IFC_AD11 | Power-On-Reset Configuration Signal | A14 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src4/ <b>IFC_AD12</b> | Power-On-Reset Configuration Signal | C13 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src5/IFC_AD13 | Power-On-Reset Configuration Signal | B15 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src6/IFC_AD14 | Power-On-Reset Configuration Signal | F15 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src7/ <b>IFC_AD15</b> | Power-On-Reset Configuration Signal | D14 | I | OV <sub>DD</sub> | 1, 4 | | cfg_rcw_src8/ <b>IFC_CLE</b> | Power-On-Reset Configuration Signal | H19 | I | OV <sub>DD</sub> | 1, 4 | | cfg_xvdd_sel/ <b>ASLEEP</b> /<br>GPIO1_13 | Power-On-Reset Configuration Signal | A11 | I | OV <sub>DD</sub> | 1, 5, 5 | | | General Purpose In | put/Output | | | | | GPIO1_09/IFC_CS4_B | General Purpose Input/Output | E19 | Ю | OV <sub>DD</sub> | | | GPIO1_10/IFC_CS5_B | General Purpose Input/Output | C18 | Ю | OV <sub>DD</sub> | | | GPIO1_11/IFC_CS6_B | General Purpose Input/Output | D21 | Ю | OV <sub>DD</sub> | | | GPIO1_12/IFC_CS7_B | General Purpose Input/Output | G19 | Ю | OV <sub>DD</sub> | | | GPIO1_13/ <b>ASLEEP</b> /<br>cfg_xvdd_sel | General Purpose Input/Output | A11 | 0 | OV <sub>DD</sub> | 1, 5, 5 | Table 1. Pinout list by bus (continued) | Signal Signal description Package Pin Power supply Not | | | | | | | | | |--------------------------------------------------------|------------------------------|--------------------------|-------------|------------------|-------|--|--|--| | Signai | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | | | | | GPIO1_14/RTC | General Purpose Input/Output | A20 | Ю | $OV_{DD}$ | | | | | | GPIO1_15/UART1_SOUT | General Purpose Input/Output | J1 | Ю | $DV_DD$ | | | | | | GPIO1_16/UART2_SOUT | General Purpose Input/Output | K3 | Ю | $DV_DD$ | | | | | | GPIO1_17/UART1_SIN | General Purpose Input/Output | J3 | Ю | $DV_DD$ | | | | | | GPIO1_18/UART2_SIN | General Purpose Input/Output | F2 | Ю | $DV_DD$ | | | | | | GPIO1_19/ <b>UART1_RTS_B</b> /<br>UART3_SOUT | General Purpose Input/Output | G1 | Ю | $DV_DD$ | | | | | | GPIO1_20/ <b>UART2_RTS_B</b> /UART4_SOUT | General Purpose Input/Output | J4 | Ю | $DV_DD$ | | | | | | GPIO1_21/ <b>UART1_CTS_B</b> /<br>UART3_SIN | General Purpose Input/Output | L4 | Ю | DV <sub>DD</sub> | | | | | | GPIO1_22/ <b>UART2_CTS_B</b> /<br>UART4_SIN | General Purpose Input/Output | F1 | Ю | DV <sub>DD</sub> | | | | | | GPIO1_23/ <b>IRQ03</b> | General Purpose Input/Output | C10 | Ю | $OV_{DD}$ | | | | | | GPIO1_24/ <b>IRQ04</b> | General Purpose Input/Output | H12 | Ю | $OV_{DD}$ | | | | | | GPIO1_25/ <b>IRQ05</b> | General Purpose Input/Output | D11 | 0 | $OV_{DD}$ | | | | | | GPIO1_26/ <b>IRQ06</b> | General Purpose Input/Output | P5 | 0 | LV <sub>DD</sub> | | | | | | GPIO1_27/ <b>IRQ07</b> | General Purpose Input/Output | P3 | Ю | LV <sub>DD</sub> | | | | | | GPIO1_28/ <b>IRQ08</b> | General Purpose Input/Output | P6 | Ю | LV <sub>DD</sub> | | | | | | GPIO1_29/ <b>IRQ09</b> | General Purpose Input/Output | P4 | 0 | LV <sub>DD</sub> | | | | | | GPIO1_30/ <b>IRQ10</b> /<br>SDHC_CLK_SYNC_IN | General Purpose Input/Output | J5 | Ю | CV <sub>DD</sub> | | | | | | GPIO1_31/ <b>IRQ11</b> | General Purpose Input/Output | D1 | Ю | $DV_DD$ | | | | | | GPIO2_00/ <b>SPI_CS0_B</b> /<br>SDHC_DAT4 | General Purpose Input/Output | E3 | Ю | CV <sub>DD</sub> | | | | | | GPIO2_01/SPI_CS1_B/<br>SDHC_DAT5 | General Purpose Input/Output | K6 | Ю | CV <sub>DD</sub> | | | | | | GPIO2_02/ <b>SPI_CS2_B</b> /<br>SDHC_DAT6 | General Purpose Input/Output | H5 | Ю | CV <sub>DD</sub> | | | | | | GPIO2_03/SPI_CS3_B/<br>SDHC_DAT7/<br>SDHC_CLK_SYNC_OUT | General Purpose Input/Output | L6 | Ю | CV <sub>DD</sub> | | | | | | GPIO2_04/SDHC_CMD | General Purpose Input/Output | A3 | Ю | $OV_{DD}$ | | | | | | GPIO2_05/SDHC_DAT0 | General Purpose Input/Output | D2 | Ю | $OV_{DD}$ | | | | | | GPIO2_06/SDHC_DAT1 | General Purpose Input/Output | D3 | Ю | OV <sub>DD</sub> | | | | | | GPIO2_07/SDHC_DAT2 | General Purpose Input/Output | H6 | Ю | $OV_{DD}$ | | | | | | GPIO2_08/SDHC_DAT3 | General Purpose Input/Output | G5 | Ю | $OV_{DD}$ | | | | | | GPIO2_09/SDHC_CLK | General Purpose Input/Output | C4 | Ю | $OV_{DD}$ | | | | | | GPIO2_10/IFC_CS1_B | General Purpose Input/Output | F17 | Ю | $OV_{DD}$ | | | | | | GPIO2_11/IFC_CS2_B | General Purpose Input/Output | D19 | Ю | $OV_{DD}$ | | | | | | GPIO2_12/IFC_CS3_B | General Purpose Input/Output | B17 | Ю | $OV_{DD}$ | | | | | | | | | | | | | | | Table 1. Pinout list by bus (continued) | Signal Signal description Package Pin Power supply | | | | | | | | | |----------------------------------------------------|------------------------------|---------------|------|------------------|-------|--|--|--| | Signal | Signal description | pin<br>number | type | Power supply | Notes | | | | | GPIO2_13/IFC_PAR0 | General Purpose Input/Output | F18 | Ю | $OV_{DD}$ | | | | | | GPIO2_14/IFC_PAR1 | General Purpose Input/Output | A17 | Ю | $OV_{DD}$ | | | | | | GPIO2_15/ <b>IFC_PERR_B</b> | General Purpose Input/Output | F19 | Ю | $OV_{DD}$ | | | | | | GPIO2_25/ <b>IFC_A25</b> /<br>IFC_WP1_B | General Purpose Input/Output | E17 | Ю | $OV_{DD}$ | | | | | | GPIO2_26/ <b>IFC_A26</b> /<br>IFC_WP2_B | General Purpose Input/Output | D16 | Ю | OV <sub>DD</sub> | | | | | | GPIO2_27/ <b>IFC_A27</b> /<br>IFC_WP3_B | General Purpose Input/Output | G17 | Ю | OV <sub>DD</sub> | | | | | | GPIO2_28/ <b>IFC_A28</b> | General Purpose Input/Output | F16 | Ю | OV <sub>DD</sub> | | | | | | GPIO2_29/ <b>IFC_A29</b> /<br>IFC_RB2_B | General Purpose Input/Output | G16 | Ю | OV <sub>DD</sub> | | | | | | GPIO2_30/ <b>IFC_A30</b> /<br>IFC_RB3_B | General Purpose Input/Output | B21 | Ю | OV <sub>DD</sub> | | | | | | GPIO2_31/ <b>IFC_A31</b> /<br>IFC_RB4_B | General Purpose Input/Output | E16 | Ю | OV <sub>DD</sub> | | | | | | GPIO3_00/<br>TSEC_1588_CLK_IN | General Purpose Input/Output | ТЗ | Ю | LV <sub>DD</sub> | | | | | | GPIO3_01/<br>TSEC_1588_TRIG_IN1 | General Purpose Input/Output | V4 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_02/<br>TSEC_1588_TRIG_IN2 | General Purpose Input/Output | V2 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_03/<br>TSEC_1588_ALARM_OUT1 | General Purpose Input/Output | U1 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_04/<br>TSEC_1588_ALARM_OUT2 | General Purpose Input/Output | W5 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_05/<br>TSEC_1588_CLK_OUT | General Purpose Input/Output | V3 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_06/<br>TSEC_1588_PULSE_OUT1 | General Purpose Input/Output | W2 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_07/<br>TSEC_1588_PULSE_OUT2 | General Purpose Input/Output | W1 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_11/ <b>EC1_TXD3</b> | General Purpose Input/Output | R4 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_12/ <b>EC1_TXD2</b> | General Purpose Input/Output | N2 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_13/ <b>EC1_TXD1</b> | General Purpose Input/Output | N1 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_14/ <b>EC1_TXD0</b> | General Purpose Input/Output | T6 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_15/EC1_TX_CTL | General Purpose Input/Output | МЗ | Ю | LV <sub>DD</sub> | | | | | | GPIO3_16/EC1_GTX_CLK | General Purpose Input/Output | P1 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_17/EC1_GTX_CLK125 | General Purpose Input/Output | M2 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_18/ <b>EC1_RXD3</b> | General Purpose Input/Output | L1 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_19/ <b>EC1_RXD2</b> | General Purpose Input/Output | N6 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_20/ <b>EC1_RXD1</b> | General Purpose Input/Output | N5 | Ю | LV <sub>DD</sub> | | | | | Table 1. Pinout list by bus (continued) | Signal Signal description Package Pin Power supply No | | | | | | | | | |-------------------------------------------------------|------------------------------|---------------|------|------------------|-------|--|--|--| | Signal | Signal description | pin<br>number | type | Power supply | Notes | | | | | GPIO3_21/ <b>EC1_RXD0</b> | General Purpose Input/Output | R5 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_22/EC1_RX_CTL | General Purpose Input/Output | L3 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_23/EC1_RX_CLK | General Purpose Input/Output | M4 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_24/ <b>EC2_TXD3</b> | General Purpose Input/Output | V5 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_25/ <b>EC2_TXD2</b> | General Purpose Input/Output | U3 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_26/ <b>EC2_TXD1</b> | General Purpose Input/Output | U5 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_27/ <b>EC2_TXD0</b> | General Purpose Input/Output | W6 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_28/ <b>EC2_RXD3</b> | General Purpose Input/Output | R2 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_29/ <b>EC2_RXD2</b> | General Purpose Input/Output | U4 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_30/ <b>EC2_RXD1</b> | General Purpose Input/Output | T2 | Ю | LV <sub>DD</sub> | | | | | | GPIO3_31/ <b>EC2_RXD0</b> | General Purpose Input/Output | R1 | Ю | LV <sub>DD</sub> | | | | | | GPIO4_00/IIC3_SCL | General Purpose Input/Output | J6 | Ю | $DV_DD$ | | | | | | GPIO4_01/IIC3_SDA | General Purpose Input/Output | J2 | Ю | $DV_DD$ | | | | | | GPIO4_02/IIC4_SCL/EVT5_B | General Purpose Input/Output | K1 | Ю | $DV_DD$ | | | | | | GPIO4_03/IIC4_SDA/EVT6_B | General Purpose Input/Output | M1 | Ю | $DV_DD$ | | | | | | GPIO4_04/DMA1_DREQ0_B | General Purpose Input/Output | L5 | Ю | $DV_DD$ | | | | | | GPIO4_05/DMA1_DACK0_B | General Purpose Input/Output | E1 | Ю | $DV_DD$ | | | | | | GPIO4_06/DMA1_DDONE0_B | General Purpose Input/Output | K5 | Ю | $DV_DD$ | | | | | | GPIO4_07/DMA2_DREQ0_B | General Purpose Input/Output | F3 | Ю | $DV_DD$ | | | | | | GPIO4_08/ <b>DMA2_DACK0_B</b> /<br>EVT7_B | General Purpose Input/Output | H1 | Ю | $DV_DD$ | | | | | | GPIO4_09/<br>DMA2_DDONE0_B/EVT8_B | General Purpose Input/Output | G3 | Ю | DV <sub>DD</sub> | | | | | | GPIO4_24/SDHC_CD_B | General Purpose Input/Output | E4 | Ю | OV <sub>DD</sub> | | | | | | GPIO4_25/SDHC_WP | General Purpose Input/Output | F4 | Ю | OV <sub>DD</sub> | | | | | | GPIO4_27/EC2_TX_CTL | General Purpose Input/Output | R3 | Ю | LV <sub>DD</sub> | | | | | | GPIO4_28/EC2_GTX_CLK | General Purpose Input/Output | T1 | Ю | LV <sub>DD</sub> | | | | | | GPIO4_29/EC2_GTX_CLK125 | General Purpose Input/Output | V1 | Ю | LV <sub>DD</sub> | | | | | | GPIO4_30/EC2_RX_CTL | General Purpose Input/Output | U6 | Ю | LV <sub>DD</sub> | | | | | | GPIO4_31/EC2_RX_CLK | General Purpose Input/Output | V6 | Ю | LV <sub>DD</sub> | | | | | | | Power and Groun | d Signals | | | | | | | | GND001 | GND | AK27 | | | | | | | | GND002 | GND | AH28 | | | | | | | | GND003 | GND | AG28 | | | | | | | | GND004 | GND | AG26 | | | | | | | | GND005 | GND | AF26 | | | | | | | | GND006 | GND | AE28 | | | | | | | | GND007 | GND | AE25 | | | | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |--------|--------------------|---------------|------|--------------|-------| | | | pin<br>number | type | | | | GND008 | GND | AD26 | | | | | GND009 | GND | AD25 | | | | | GND010 | GND | AC28 | | | | | GND011 | GND | AC24 | | | | | GND012 | GND | AB26 | | | | | GND013 | GND | AA28 | | | | | GND014 | GND | AA24 | | | | | GND015 | GND | AA22 | | | | | GND016 | GND | Y26 | | | | | GND017 | GND | Y22 | | | | | GND018 | GND | Y9 | | | | | GND019 | GND | Y8 | | | | | GND020 | GND | Y7 | | | | | GND021 | GND | Y6 | | | | | GND022 | GND | Y5 | | | | | GND023 | GND | Y2 | | | | | GND024 | GND | Y1 | | | | | GND025 | GND | W28 | | | | | GND026 | GND | W24 | | | | | GND027 | GND | W22 | | | | | GND028 | GND | W20 | | | | | GND029 | GND | W18 | | | | | GND030 | GND | W16 | | | | | GND031 | GND | W14 | | | | | GND032 | GND | W12 | | | | | GND033 | GND | W10 | | | | | GND034 | GND | W8 | | | | | GND035 | GND | W7 | | | | | GND036 | GND | W4 | | | | | GND037 | GND | W3 | | | | | GND038 | GND | V26 | | | | | GND039 | GND | V23 | | | | | GND040 | GND | V21 | | | | | GND041 | GND | V19 | | | | | GND042 | GND | V17 | | | | | GND043 | GND | V15 | | | | | GND044 | GND | V13 | | | | | GND045 | GND | V11 | | | | ### Pin assignments Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin | Pin<br>type | Power supply | Notes | |--------|--------------------|----------------|-------------|--------------|-------| | | | number | type | | | | GND046 | GND | V9 | | | | | GND047 | GND | V7 | | | | | GND048 | GND | U28 | | | | | GND049 | GND | U24 | | | | | GND050 | GND | U20 | | | | | GND051 | GND | U18 | | | | | GND052 | GND | U16 | | | | | GND053 | GND | U14 | | | | | GND054 | GND | U12 | | | | | GND055 | GND | U10 | | | | | GND056 | GND | U7 | | | | | GND057 | GND | U2 | | | | | GND058 | GND | T26 | | | | | GND059 | GND | T23 | | | | | GND060 | GND | T21 | | | | | GND061 | GND | T19 | | | | | GND062 | GND | T17 | | | | | GND063 | GND | T15 | | | | | GND064 | GND | T13 | | | | | GND065 | GND | T11 | | | | | GND066 | GND | Т9 | | | | | GND067 | GND | T7 | | | | | GND068 | GND | T4 | | | | | GND069 | GND | R28 | | | | | GND070 | GND | R24 | | | | | GND071 | GND | R20 | | | | | GND072 | GND | R18 | | | | | GND073 | GND | R16 | | | | | GND074 | GND | R14 | | | | | GND075 | GND | R12 | | | | | GND076 | GND | R10 | | | | | GND077 | GND | R6 | | | | | GND078 | GND | P26 | | | | | GND079 | GND | P23 | | | | | GND080 | GND | P21 | | | | | GND081 | GND | P19 | | | | | GND082 | GND | P17 | | | | | GND083 | GND | P15 | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin | Pin | Power supply | Notes | |--------|--------------------|----------------|------|--------------|-------| | | | number | type | | | | GND084 | GND | P13 | | | | | GND085 | GND | P11 | | | | | GND086 | GND | P9 | | | | | GND087 | GND | P7 | | | | | GND088 | GND | P2 | | | | | GND089 | GND | N28 | | | | | GND090 | GND | N24 | | | | | GND091 | GND | N20 | | | | | GND092 | GND | N18 | | | | | GND093 | GND | N16 | | | | | GND094 | GND | N14 | | | | | GND095 | GND | N12 | | | | | GND096 | GND | N10 | | | | | GND097 | GND | N7 | | | | | GND098 | GND | N4 | | | | | GND099 | GND | M26 | | | | | GND100 | GND | M23 | | | | | GND101 | GND | M21 | | | | | GND102 | GND | M19 | | | | | GND103 | GND | M17 | | | | | GND104 | GND | M15 | | | | | GND105 | GND | M13 | | | | | GND106 | GND | M11 | | | | | GND107 | GND | M9 | | | | | GND108 | GND | M7 | | | | | GND109 | GND | M5 | | | | | GND110 | GND | L28 | | | | | GND111 | GND | L24 | | | | | GND112 | GND | L20 | | | | | GND113 | GND | L18 | | | | | GND114 | GND | L16 | | | | | GND115 | GND | L14 | | | | | GND116 | GND | L12 | | | | | GND117 | GND | L10 | | | | | GND118 | GND | L7 | | | | | GND119 | GND | L2 | | | | | GND120 | GND | K26 | | | | | GND121 | GND | K23 | | | | ### Pin assignments Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin | Pin<br>type | Power supply | Notes | |--------|--------------------|----------------|-------------|--------------|-------| | | | number | , type | | | | GND122 | GND | K11 | | | | | GND123 | GND | K9 | | | | | GND124 | GND | K7 | | | | | GND125 | GND | K4 | | | | | GND126 | GND | J28 | | | | | GND127 | GND | J24 | | | | | GND128 | GND | J22 | | | | | GND129 | GND | J18 | | | | | GND130 | GND | J16 | | | | | GND131 | GND | J14 | | | | | GND132 | GND | J12 | | | | | GND133 | GND | J11 | | | | | GND134 | GND | J9 | | | | | GND135 | GND | H26 | | | | | GND136 | GND | H22 | | | | | GND137 | GND | H17 | | | | | GND138 | GND | H15 | | | | | GND139 | GND | H13 | | | | | GND140 | GND | H10 | | | | | GND141 | GND | H2 | | | | | GND142 | GND | G28 | | | | | GND143 | GND | G24 | | | | | GND144 | GND | G22 | | | | | GND145 | GND | G21 | | | | | GND146 | GND | G10 | | | | | GND147 | GND | G8 | | | | | GND148 | GND | G4 | | | | | GND149 | GND | F26 | | | | | GND150 | GND | F23 | | | | | GND151 | GND | F20 | | | | | GND152 | GND | F9 | | | | | GND153 | GND | E28 | | | | | GND154 | GND | E24 | | | | | GND155 | GND | E22 | | | | | GND156 | GND | E21 | | | | | GND157 | GND | E18 | | | | | GND158 | GND | E15 | | | | | GND159 | GND | E12 | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |------------|-------------------------|---------------|------|--------------|-------| | | | pin<br>number | type | | | | GND160 | GND | E2 | | | | | GND161 | GND | D26 | | | | | GND162 | GND | D23 | | | | | GND163 | GND | D9 | | | | | GND164 | GND | D4 | | | | | GND165 | GND | C28 | | | | | GND166 | GND | C24 | | | | | GND167 | GND | C22 | | | | | GND168 | GND | C3 | | | | | GND169 | GND | B26 | | | | | GND170 | GND | B23 | | | | | GND171 | GND | B19 | | | | | GND172 | GND | B16 | | | | | GND173 | GND | B13 | | | | | GND174 | GND | B10 | | | | | GND175 | GND | B4 | | | | | GND176 | GND | B1 | | | | | GND177 | GND | A27 | | | | | GND178 | GND | A23 | | | | | GND179 | GND | A4 | | | | | GND180 | GND | A2 | | | | | USB_AGND01 | USB PHY Transceiver GND | H8 | | | | | USB_AGND02 | USB PHY Transceiver GND | H7 | | | | | USB_AGND03 | USB PHY Transceiver GND | G6 | | | | | USB_AGND04 | USB PHY Transceiver GND | E6 | | | | | USB_AGND05 | USB PHY Transceiver GND | D8 | | | | | USB_AGND06 | USB PHY Transceiver GND | D6 | | | | | USB_AGND07 | USB PHY Transceiver GND | D5 | | | | | USB_AGND08 | USB PHY Transceiver GND | C5 | | | | | USB_AGND09 | USB PHY Transceiver GND | B7 | | | | | USB_AGND10 | USB PHY Transceiver GND | A9 | | | | | X1GND01 | Serdes1 transceiver GND | AG23 | | | | | X1GND02 | Serdes1 transceiver GND | AG21 | | | | | X1GND03 | Serdes1 transceiver GND | AG18 | | | | | X1GND04 | Serdes1 transceiver GND | AG16 | | | | | X1GND05 | Serdes1 transceiver GND | AG13 | | | | | X1GND06 | Serdes1 transceiver GND | AF24 | | | | | X1GND07 | Serdes1 transceiver GND | AF22 | | | | ### Pin assignments Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | |---------|-------------------------|--------------------------|-------------|--------------|-------| | X1GND08 | Serdes1 transceiver GND | AF20 | | | | | X1GND09 | Serdes1 transceiver GND | AF19 | | | | | X1GND10 | Serdes1 transceiver GND | AF17 | | | | | X1GND10 | Serdes1 transceiver GND | AF17<br>AF15 | | | | | X1GND12 | | AF15<br>AF14 | | | | | | Serdes1 transceiver GND | | | | | | X1GND13 | Serdes1 transceiver GND | AE24 | | | | | X1GND14 | Serdes1 transceiver GND | AE22 | | | | | X1GND15 | Serdes1 transceiver GND | AE20 | | | | | X1GND16 | Serdes1 transceiver GND | AE19 | | | | | X1GND17 | Serdes1 transceiver GND | AE17 | | | | | X1GND18 | Serdes1 transceiver GND | AD22 | | | | | X1GND19 | Serdes1 transceiver GND | AD17 | | | | | X1GND20 | Serdes1 transceiver GND | AC23 | | | | | X1GND21 | Serdes1 transceiver GND | AC21 | | | | | X1GND22 | Serdes1 transceiver GND | AB21 | | | | | S1GND01 | Serdes core logic GND | AK26 | | | | | S1GND02 | Serdes core logic GND | AK24 | | | | | S1GND03 | Serdes core logic GND | AK22 | | | | | S1GND04 | Serdes core logic GND | AK21 | | | | | S1GND05 | Serdes core logic GND | AK19 | | | | | S1GND06 | Serdes core logic GND | AK18 | | | | | S1GND07 | Serdes core logic GND | AK16 | | | | | S1GND08 | Serdes core logic GND | AK14 | | | | | S1GND09 | Serdes core logic GND | AK12 | | | | | S1GND10 | Serdes core logic GND | AJ26 | | | | | S1GND11 | Serdes core logic GND | AJ24 | | | | | S1GND12 | Serdes core logic GND | AJ22 | | | | | S1GND13 | Serdes core logic GND | AJ21 | | | | | S1GND14 | Serdes core logic GND | AJ19 | | | | | S1GND15 | Serdes core logic GND | AJ18 | | | | | S1GND16 | Serdes core logic GND | AJ16 | | | | | S1GND17 | Serdes core logic GND | AJ14 | | | | | S1GND18 | Serdes core logic GND | AJ12 | | | | | S1GND19 | Serdes core logic GND | AH25 | | | | | S1GND20 | Serdes core logic GND | AH22 | | | | | S1GND21 | Serdes core logic GND | AH19 | | | | | S1GND22 | Serdes core logic GND | AH16 | | | | | S1GND23 | Serdes core logic GND | AH15 | | | | Table 1. Pinout list by bus (continued) | S1GND24 Serdes core logic S1GND25 Serdes core logic S1GND26 Serdes core logic S1GND27 Serdes core logic S1GND28 Serdes core logic S1GND29 Serdes core logic | GND AC2 | ber | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-------| | S1GND25 Serdes core logic S1GND26 Serdes core logic S1GND27 Serdes core logic S1GND28 Serdes core logic S1GND29 Serdes core logic | GND AC2 | | <br>+ | | S1GND26 Serdes core logic S1GND27 Serdes core logic S1GND28 Serdes core logic S1GND29 Serdes core logic | | 20 | | | S1GND27 Serdes core logic S1GND28 Serdes core logic S1GND29 Serdes core logic | GND AC1 | | <br> | | S1GND28 Serdes core logic S1GND29 Serdes core logic | | 19 | <br> | | S1GND29 Serdes core logic | GND AC1 | 18 | <br> | | | GND AC1 | 17 | <br> | | | GND AC1 | 16 | <br> | | S1GND30 Serdes core logic | GND AB1 | 8 | <br> | | S1GND31 Serdes core logic | GND AA2 | 21 | <br> | | S1GND32 Serdes core logic | GND AA2 | 20 | <br> | | S1GND33 Serdes core logic | GND AA1 | 9 | <br> | | S1GND34 Serdes core logic | GND AA1 | 8 | <br> | | S1GND35 Serdes core logic | GND AA1 | 7 | <br> | | X2GND01 Serdes1 transceiv | er GND AJ | 2 | <br> | | X2GND02 Serdes1 transceiv | er GND AJ | 1 | <br> | | X2GND03 Serdes1 transceiv | er GND AG1 | 12 | <br> | | X2GND04 Serdes1 transceiv | er GND AG1 | 10 | <br> | | X2GND05 Serdes1 transceiv | er GND AG | 7 | <br> | | X2GND06 Serdes1 transceiv | er GND AG | 4 | <br> | | X2GND07 Serdes1 transceiv | er GND AG | 2 | <br> | | X2GND08 Serdes1 transceiv | er GND AG | 1 | <br> | | X2GND09 Serdes1 transceiv | er GND AF1 | 2 | <br> | | X2GND10 Serdes1 transceiv | er GND AF1 | 0 | <br> | | X2GND11 Serdes1 transceiv | er GND AF | 7 | <br> | | X2GND12 Serdes1 transceiv | er GND AF | 4 | <br> | | X2GND13 Serdes1 transceiv | er GND AF | 3 | <br> | | X2GND14 Serdes1 transceiv | er GND AE | 9 | <br> | | X2GND15 Serdes1 transceiv | er GND AE | 8 | <br> | | X2GND16 Serdes1 transceiv | er GND AE | 7 | <br> | | X2GND17 Serdes1 transceiv | er GND AE | 4 | <br> | | X2GND18 Serdes1 transceiv | er GND AD1 | 11 | <br> | | X2GND19 Serdes1 transceiv | er GND AD1 | 10 | <br> | | X2GND20 Serdes1 transceiv | er GND AA | 7 | <br> | | X2GND21 Serdes1 transceiv | er GND AA | 6 | <br> | | X2GND22 Serdes1 transceiv | er GND AA | 5 | <br> | | X2GND23 Serdes1 transceiv | er GND AA | 2 | <br> | | X2GND24 Serdes1 transceiv | er GND AA | 1 | <br> | | X2GND25 Serdes1 transceiv | er GND Y4 | | <br> | | X2GND26 Serdes1 transceiv | er GND Y3 | 3 | <br> | ### Pin assignments Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |---------|-----------------------|---------------|------|--------------|-------| | | | pin<br>number | type | | | | S2GND01 | Serdes core logic GND | AK10 | | | | | S2GND02 | Serdes core logic GND | AK7 | | | | | S2GND03 | Serdes core logic GND | AK4 | | | | | S2GND04 | Serdes core logic GND | AK2 | | | | | S2GND05 | Serdes core logic GND | AJ10 | | | | | S2GND06 | Serdes core logic GND | AJ7 | | | | | S2GND07 | Serdes core logic GND | AJ4 | | | | | S2GND08 | Serdes core logic GND | AH11 | | | | | S2GND09 | Serdes core logic GND | AH9 | | | | | S2GND10 | Serdes core logic GND | AH8 | | | | | S2GND11 | Serdes core logic GND | AH6 | | | | | S2GND12 | Serdes core logic GND | AH5 | | | | | S2GND13 | Serdes core logic GND | AH3 | | | | | S2GND14 | Serdes core logic GND | AE6 | | | | | S2GND15 | Serdes core logic GND | AE5 | | | | | S2GND16 | Serdes core logic GND | AE2 | | | | | S2GND17 | Serdes core logic GND | AE1 | | | | | S2GND18 | Serdes core logic GND | AD15 | | | | | S2GND19 | Serdes core logic GND | AD8 | | | | | S2GND20 | Serdes core logic GND | AD7 | | | | | S2GND21 | Serdes core logic GND | AD4 | | | | | S2GND22 | Serdes core logic GND | AD3 | | | | | S2GND23 | Serdes core logic GND | AC14 | | | | | S2GND24 | Serdes core logic GND | AC13 | | | | | S2GND25 | Serdes core logic GND | AC12 | | | | | S2GND26 | Serdes core logic GND | AC11 | | | | | S2GND27 | Serdes core logic GND | AC10 | | | | | S2GND28 | Serdes core logic GND | AC9 | | | | | S2GND29 | Serdes core logic GND | AC6 | | | | | S2GND30 | Serdes core logic GND | AC5 | | | | | S2GND31 | Serdes core logic GND | AC2 | | | | | S2GND32 | Serdes core logic GND | AC1 | | | | | S2GND33 | Serdes core logic GND | AB12 | | | | | S2GND34 | Serdes core logic GND | AB9 | | | | | S2GND35 | Serdes core logic GND | AB8 | | | | | S2GND36 | Serdes core logic GND | AB7 | | | | | S2GND37 | Serdes core logic GND | AB4 | | | | | S2GND38 | Serdes core logic GND | AB3 | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | |---------------|-------------------------------------------------------|---------------|------|-------------------|-------| | | | pin<br>number | type | | | | S2GND39 | Serdes core logic GND | AA16 | | | | | S2GND40 | Serdes core logic GND | AA14 | | | | | S2GND41 | Serdes core logic GND | AA13 | | | | | S2GND42 | Serdes core logic GND | AA12 | | | | | S2GND43 | Serdes core logic GND | AA11 | | | | | S2GND44 | Serdes core logic GND | AA10 | | | | | AGND_SD1_PLL1 | Serdes 1 PLL 1 GND | AB16 | | | | | AGND_SD1_PLL2 | Serdes 1 PLL 2 GND | AB19 | | | | | AGND_SD2_PLL1 | Serdes 2 PLL 1 GND | AB10 | | | | | AGND_SD2_PLL2 | Serdes 2 PLL 2 GND | AB13 | | | | | SENSEGND | GND Sense pin | K21 | | | | | OVDD01 | General I/O supply | L8 | | $OV_{DD}$ | | | OVDD02 | General I/O supply | K20 | | $OV_{DD}$ | | | OVDD03 | General I/O supply | K19 | | $OV_{DD}$ | | | OVDD04 | General I/O supply | K18 | | $OV_{DD}$ | | | OVDD05 | General I/O supply | K17 | | $OV_{DD}$ | | | OVDD06 | General I/O supply | K16 | | OV <sub>DD</sub> | | | OVDD07 | General I/O supply | K15 | | OV <sub>DD</sub> | | | OVDD08 | General I/O supply | K14 | | $OV_{DD}$ | | | OVDD09 | General I/O supply | K13 | | OV <sub>DD</sub> | | | OVDD10 | General I/O supply | K12 | | OV <sub>DD</sub> | | | OVDD11 | General I/O supply | K8 | | OV <sub>DD</sub> | | | DVDD1 | UART/I2C/DMA supply | P8 | | DV <sub>DD</sub> | | | DVDD2 | UART/I2C/DMA supply | N8 | | $DV_DD$ | | | CVDD1 | eSPI supply | M8 | | CV <sub>DD</sub> | | | CVDD2 | eSPI supply | M6 | | CV <sub>DD</sub> | | | LVDD1 | Ethernet controllers (RGMII),<br>EMI2 and GPIO supply | V8 | | LV <sub>DD</sub> | | | LVDD2 | Ethernet controllers (RGMII),<br>EMI2 and GPIO supply | U8 | | LV <sub>DD</sub> | | | LVDD3 | Ethernet controllers (RGMII),<br>EMI2 and GPIO supply | Т8 | | LV <sub>DD</sub> | | | G1VDD01 | DDR supply | AK29 | | G1V <sub>DD</sub> | | | G1VDD02 | DDR supply | AJ30 | | G1V <sub>DD</sub> | | | G1VDD03 | DDR supply | AF29 | | G1V <sub>DD</sub> | | | G1VDD04 | DDR supply | AD29 | | G1V <sub>DD</sub> | | | G1VDD05 | DDR supply | AB29 | | G1V <sub>DD</sub> | | | G1VDD06 | DDR supply | Y29 | | G1V <sub>DD</sub> | | | G1VDD07 | DDR supply | V29 | | G1V <sub>DD</sub> | | | | | | | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | |---------|----------------------------|--------------------------|-------------|-------------------|-------| | G1VDD08 | DDR supply | V22 | | G1V <sub>DD</sub> | | | G1VDD09 | DDR supply | U22 | | G1V <sub>DD</sub> | | | G1VDD10 | DDR supply | T30 | | G1V <sub>DD</sub> | | | G1VDD11 | DDR supply | T29 | | G1V <sub>DD</sub> | | | G1VDD12 | DDR supply | T22 | | G1V <sub>DD</sub> | | | G1VDD13 | DDR supply | R22 | | G1V <sub>DD</sub> | | | G1VDD14 | DDR supply | P29 | | G1V <sub>DD</sub> | | | G1VDD15 | DDR supply | P22 | | G1V <sub>DD</sub> | | | G1VDD16 | DDR supply | N22 | | G1V <sub>DD</sub> | | | G1VDD17 | DDR supply | M29 | | G1V <sub>DD</sub> | | | G1VDD18 | DDR supply | M22 | | G1V <sub>DD</sub> | | | G1VDD19 | DDR supply | L22 | | G1V <sub>DD</sub> | | | G1VDD20 | DDR supply | K29 | | G1V <sub>DD</sub> | | | G1VDD21 | DDR supply | H29 | | G1V <sub>DD</sub> | | | G1VDD22 | DDR supply | F29 | | G1V <sub>DD</sub> | | | G1VDD23 | DDR supply | D29 | | G1V <sub>DD</sub> | | | G1VDD24 | DDR supply | B30 | | G1V <sub>DD</sub> | | | G1VDD25 | DDR supply | A29 | | G1V <sub>DD</sub> | | | S1VDD1 | SerDes1 core logic supply | Y21 | | S1V <sub>DD</sub> | | | S1VDD2 | SerDes1 core logic supply | Y20 | | S1V <sub>DD</sub> | | | S1VDD3 | SerDes1 core logic supply | Y19 | | S1V <sub>DD</sub> | | | S1VDD4 | SerDes1 core logic supply | Y18 | | S1V <sub>DD</sub> | | | S1VDD5 | SerDes1 core logic supply | Y17 | | S1V <sub>DD</sub> | | | S1VDD6 | SerDes1 core logic supply | Y16 | | S1V <sub>DD</sub> | | | S2VDD1 | SerDes1 core logic supply | AA9 | | S2V <sub>DD</sub> | | | S2VDD2 | SerDes1 core logic supply | Y15 | | S2V <sub>DD</sub> | | | S2VDD3 | SerDes1 core logic supply | Y14 | | S2V <sub>DD</sub> | | | S2VDD4 | SerDes1 core logic supply | Y13 | | S2V <sub>DD</sub> | | | S2VDD5 | SerDes1 core logic supply | Y12 | | S2V <sub>DD</sub> | | | S2VDD6 | SerDes1 core logic supply | Y11 | | S2V <sub>DD</sub> | | | X1VDD1 | SerDes1 transceiver supply | AG24 | | X1V <sub>DD</sub> | | | X1VDD2 | SerDes1 transceiver supply | AG22 | | X1V <sub>DD</sub> | | | X1VDD3 | SerDes1 transceiver supply | AG20 | | X1V <sub>DD</sub> | | | X1VDD4 | SerDes1 transceiver supply | AG19 | | X1V <sub>DD</sub> | | | X1VDD5 | SerDes1 transceiver supply | AG17 | | X1V <sub>DD</sub> | | | X1VDD6 | SerDes1 transceiver supply | AD16 | | X1V <sub>DD</sub> | | | X1VDD7 | SerDes1 transceiver supply | AB22 | | X1V <sub>DD</sub> | | | X2VDD1 | SerDes1 transceiver supply | AH10 | | X2V <sub>DD</sub> | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin | Pin<br>type | Power supply | Notes | | |----------|---------------------------------------------------|---------------------|-------------------|--------------------|-------|--| | | | number | ,,,,, | | | | | X2VDD2 | AH7 | | X2V <sub>DD</sub> | | | | | X2VDD3 | SerDes1 transceiver supply | AH4 | | X2V <sub>DD</sub> | | | | X2VDD4 | SerDes1 transceiver supply | AG3 | | X2V <sub>DD</sub> | | | | X2VDD5 | SerDes1 transceiver supply | AE11 | | X2V <sub>DD</sub> | | | | X2VDD6 | SerDes1 transceiver supply | AE3 | | X2V <sub>DD</sub> | | | | FA_VL | Reserved for internal use only | H20 | | FA_VL | 15 | | | PROG_MTR | Reserved for internal use only | E8 | | PROG_MTR | 15 | | | PROG_SFP | Security Fuse Programming<br>Override supply | E9 | | PROG_SFP | | | | TH_VDD | Thermal Monitor Unit supply | K10 | | TH_V <sub>DD</sub> | | | | VDD01 | Supply for cores and platform | Y10 | | $V_{DD}$ | | | | VDD02 | Supply for cores and platform | W21 | | V <sub>DD</sub> | | | | VDD03 | Supply for cores and platform | W19 | | $V_{DD}$ | | | | VDD04 | Supply for cores and platform | W17 | | $V_{DD}$ | | | | VDD05 | Supply for cores and platform | W15 | | V <sub>DD</sub> | | | | VDD06 | Supply for cores and platform | W13 | | $V_{DD}$ | | | | VDD07 | Supply for cores and platform | W11 | | V <sub>DD</sub> | | | | VDD08 | Supply for cores and platform | W9 | | $V_{DD}$ | | | | VDD09 | Supply for cores and platform | V20 | | $V_{DD}$ | | | | VDD10 | Supply for cores and platform | V18 | | V <sub>DD</sub> | | | | VDD11 | Supply for cores and platform | V16 | | $V_{DD}$ | | | | VDD12 | Supply for cores and platform | V14 | | $V_{DD}$ | | | | VDD13 | Supply for cores and platform | V12 | | V <sub>DD</sub> | | | | VDD14 | Supply for cores and platform | V10 | | $V_{DD}$ | | | | VDD15 | Supply for cores and platform | U21 | | $V_{DD}$ | | | | VDD16 | Supply for cores and platform | U19 | | V <sub>DD</sub> | | | | VDD17 | Supply for cores and platform | U17 | | $V_{DD}$ | | | | VDD18 | Supply for cores and platform | U15 | | V <sub>DD</sub> | | | | VDD19 | Supply for cores and platform | U13 | | $V_{DD}$ | | | | VDD20 | Supply for cores and platform | U11 | | $V_{DD}$ | | | | VDD21 | Supply for cores and platform | U9 | | V <sub>DD</sub> | | | | VDD22 | Supply for cores and platform T20 V <sub>DD</sub> | | V <sub>DD</sub> | | | | | VDD23 | Supply for cores and platform | | | V <sub>DD</sub> | | | | VDD24 | Supply for cores and platform | T16 | | V <sub>DD</sub> | | | | VDD25 | Supply for cores and platform | T14 | | $V_{DD}$ | | | | VDD26 | Supply for cores and platform | T12 V <sub>DD</sub> | | V <sub>DD</sub> | | | | VDD27 | Supply for cores and platform | T10 | | $V_{DD}$ | | | | VDD28 | Supply for cores and platform | R21 | | $V_{DD}$ | | | ## Pin assignments Table 1. Pinout list by bus (continued) | Signal | Signal description | Package | Pin | Power supply | Notes | | |-----------|-----------------------------------|---------------|---------------------|---------------------|-------|--| | | | pin<br>number | type | | | | | VDD29 | Supply for cores and platform | R19 | R19 V <sub>DD</sub> | | | | | VDD30 | Supply for cores and platform | R17 | | $V_{DD}$ | | | | VDD31 | Supply for cores and platform | R15 | | $V_{DD}$ | | | | VDD32 | Supply for cores and platform | R13 | | $V_{DD}$ | | | | VDD33 | Supply for cores and platform | R11 | | $V_{DD}$ | | | | VDD34 | Supply for cores and platform | R9 | | $V_{DD}$ | | | | VDD35 | Supply for cores and platform | P20 | | $V_{DD}$ | | | | VDD36 | Supply for cores and platform | P18 | | $V_{DD}$ | | | | VDD37 | Supply for cores and platform | P16 | | $V_{DD}$ | | | | VDD38 | Supply for cores and platform | P14 | | $V_{DD}$ | | | | VDD39 | Supply for cores and platform | P12 | | $V_{DD}$ | | | | VDD40 | Supply for cores and platform | P10 | | $V_{DD}$ | | | | VDD41 | Supply for cores and platform | N21 | | $V_{DD}$ | | | | VDD42 | Supply for cores and platform | N19 | | $V_{DD}$ | | | | VDD43 | Supply for cores and platform | N17 | | $V_{DD}$ | | | | VDD44 | Supply for cores and platform | N15 | | $V_{DD}$ | | | | VDD45 | Supply for cores and platform | N13 | | $V_{DD}$ | | | | VDD46 | Supply for cores and platform | N11 | | $V_{DD}$ | | | | VDD47 | Supply for cores and platform | N9 | | $V_{DD}$ | | | | VDD48 | Supply for cores and platform | M20 | | V <sub>DD</sub> | | | | VDD49 | Supply for cores and platform | M18 | | $V_{DD}$ | | | | VDD50 | Supply for cores and platform | M16 | | $V_{DD}$ | | | | VDD51 | Supply for cores and platform | M14 | | $V_{DD}$ | | | | VDD52 | Supply for cores and platform | M12 | | $V_{DD}$ | | | | VDD53 | Supply for cores and platform | M10 | | $V_{DD}$ | | | | VDD54 | Supply for cores and platform | L21 | | $V_{DD}$ | | | | VDD55 | Supply for cores and platform | L19 | | $V_{DD}$ | | | | VDD56 | Supply for cores and platform | L17 | | $V_{DD}$ | | | | VDD57 | Supply for cores and platform | L15 | | $V_{DD}$ | | | | VDD58 | Supply for cores and platform | L13 | | $V_{DD}$ | | | | VDD59 | Supply for cores and platform | L11 | | $V_{DD}$ | | | | VDD60 | Supply for cores and platform | L9 | | $V_{DD}$ | | | | VDD_LP | Low Power Security Monitor supply | R8 | | V <sub>DD</sub> _LP | | | | AVDD_CGA1 | e6500 Cluster Group A PLL1 supply | H9 | | AVDD_CGA1 | | | | AVDD_CGA2 | e6500 Cluster Group A PLL2 supply | G9 | | AVDD_CGA2 | | | | AVDD_PLAT | Platform PLL supply | J10 | | AVDD_PLAT | | | | | + | | | - | | | Table 1. Pinout list by bus (continued) | Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes | |-------------------------|------------------------------------|--------------------------|-------------|----------------------|-------| | AVDD_D1 DDR1 PLL supply | | F22 | | AVDD_D1 | | | AVDD_SD1_PLL1 | SerDes 1 PLL 1 supply | AB17 | | AVDD_SD1_PLL1 | | | AVDD_SD1_PLL2 | SerDes 1 PLL 2 supply | AB20 | | AVDD_SD1_PLL2 | | | AVDD_SD2_PLL1 | SerDes 2 PLL 1 supply | AB11 | | AVDD_SD2_PLL1 | | | AVDD_SD2_PLL2 | SerDes 2 PLL 2 supply | AB14 | | AVDD_SD2_PLL2 | | | SENSEVDD | Vdd Sense pin | J20 | | SENSEVDD | | | USB_HVDD1 | USB PHY Transceiver 3.3V<br>Supply | C8 | | USB_HV <sub>DD</sub> | | | USB_HVDD2 | USB PHY Transceiver 3.3V<br>Supply | A7 | | USB_HV <sub>DD</sub> | | | USB_OVDD1 | USB PHY Transceiver 1.8V<br>Supply | J8 | | USB_OV <sub>DD</sub> | | | USB_OVDD2 | USB PHY Transceiver 1.8V<br>Supply | J7 | | USB_OV <sub>DD</sub> | | | USB_SVDD1 | USB PHY Analog 1.0V Supply | G7 | | USB_SV <sub>DD</sub> | | | USB_SVDD2 | USB PHY Analog 1.0V Supply | F6 | | USB_SV <sub>DD</sub> | | | | No Connection | n Pins | • | | | | NC_AB15 | No Connection | AB15 | | | 12 | | NC_AC15 | No Connection | AC15 | | | 12 | | NC_AD12 | No Connection | AD12 | | | 12 | | NC_AD13 | No Connection | AD13 | | | 12 | | NC_AD14 | No Connection | AD14 | | | 12 | | NC_AD9 | No Connection | AD9 | | | 12 | | NC_AE12 | No Connection | AE12 | | | 12 | | NC_AE13 | No Connection | AE13 | | | 12 | | NC_AF13 | No Connection | AF13 | | | 12 | - 1. Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. - 2. This output is actively driven during reset rather than being tri-stated during reset. - 3. MDIC[0] is grounded through a 187 $\Omega$ precision 1% resistor and MDIC[1] is connected to GV<sub>DD</sub> through a 187 $\Omega$ precision 1% resistor. For either full or half driver strength calibration of DDR I/Os, use the same MDIC resistor value of 187 $\Omega$ . Memory controller register setting can be used to determine automatic calibration is done to full or half drive strength. These pins are used for automatic calibration of the DDR3/DDR3L I/Os. The MDIC[0:1] pins must be connected to 187 $\Omega$ precision 1% resistors. #### Pin assignments - 4. This pin is a reset configuration pin. It has a weak ( $\sim 20 \text{ k}\Omega$ ) internal pull-up P-FET that is enabled only when the device is in its reset state. This pull-up is designed to be overpowered by an external 4.7 k $\Omega$ resistor. If the signal is intended to be high after reset, and if there is any device on the net that might pull down the value of the net at reset, a pull-up or active driver is needed. - 5. Pin must **NOT** be pulled down during power-on reset. This pin may be pulled up, driven high, or if there are any connected devices, left in tristate. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset. - 6. Recommend that a weak pull-up resistor (4.7 k $\Omega$ ) be placed on this pin to the respective power supply. - 7. This pin is an open-drain signal. - 8. Recommend that a weak pull-up resistor (1 $k\Omega$ ) be placed on this pin to the respective power supply. - 9. This pin has a weak ( $\sim$ 20 k $\Omega$ ) internal pull-up P-FET that is always enabled. - 10. This is a test signal for factory use only and must be pulled up (100 $\Omega$ to 1 k $\Omega$ ) to the respective power supply for normal operation. - 11. This pin requires a 200 $\Omega$ pull-up to respective power supply. - 12. Do not connect. This pin should be left floating. - 13. These pins must be pulled up to 1.2 V through a 180 $\Omega$ ± 1% resistor for MDC and a 330 $\Omega$ ± 1% resistor for MDIO. - 14. This pin requires an external 1 $k\Omega$ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. - 15. Must be pulled to ground (GND). - 16. This pin requires a 698 $\Omega$ pull-up to respective power supply. - 17. This pin should be tied to ground if the diode is not utilized for temperature monitoring. - 18. If used as an SDHC signal, pull up 10 k $\Omega$ to 100 k $\Omega$ to the respective I/O supply. - 19. New board designs should leave a placeholder for a parallel series resistor and capacitor filter to be used in very close proximity to the USB\_IBAIS\_REXT pin of NXP QorIQ chips. When needed, this allows for flexibility in populating them, which helps 43 avoid board-coupled noise to this pin. A 100 nF low-ESL SMD ceramic chip capacitor in series with a 100 $\Omega$ SMD resistor performs the needed filtration with slight variations that suit each board case. ## Warning See "Connection Recommendations" for additional details on properly connecting these pins for specific applications. ## 3 Electrical characteristics This section provides the AC and DC electrical specifications for the chip. The chip is currently targeted to these specifications, some of which are independent of the I/O cell but are included for a more complete reference. These are not purely I/O buffer design specifications. ## 3.1 Overall DC electrical characteristics This section describes the ratings, conditions, and other characteristics. # 3.1.1 Absolute maximum ratings This table provides the absolute maximum ratings. Table 2. Absolute maximum ratings<sup>1</sup> | Characteristic | Symbol | Max Value | Unit | Note | |-------------------------------------------------------------------------------------------------------------------|----------------------------|--------------|------|------| | | | | | S | | Core and platform supply voltage | $V_{DD}$ | -0.3 to 1.1 | V | 2 | | PLL supply voltage (core, platform, DDR) | AV <sub>DD</sub> _CGA1 | -0.3 to 1.98 | ٧ | _ | | | AV <sub>DD</sub> _CGA2 | | | | | | AV <sub>DD</sub> _PLAT | | | | | | AV <sub>DD</sub> _D1 | | | | | PLL supply voltage (SerDes, filtered from XnV <sub>DD</sub> ) | AV <sub>DD</sub> _SDn_PLLn | -0.3 to 1.48 | ٧ | _ | | Fuse programming override supply | PROG_SFP | -0.3 to 1.98 | ٧ | _ | | Thermal monitor unit supply | TH_V <sub>DD</sub> | -0.3 to 1.98 | ٧ | _ | | eSHDC, MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG I/O voltage | OV <sub>DD</sub> | -0.3 to 1.98 | V | _ | | eSPI | CV <sub>DD</sub> | -0.3 to 2.75 | ٧ | _ | | | | -0.3 to 1.98 | | | | DMA, DUART, I <sup>2</sup> C I/O voltage | $DV_DD$ | -0.3 to 2.75 | ٧ | _ | Table continues on the next page... NXP Semiconductors ## **QorlQ T2080 Data Sheet, Rev. 3, 03/2018** Table 2. Absolute maximum ratings<sup>1</sup> (continued) | | Characteristic | Symbol | Max Value | Unit | Note<br>s | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------|------|-----------| | | | | -0.3 to 1.98 | | | | DDR3 and DDR3L DRAM I/O voltage | | G1V <sub>DD</sub> | -0.3 to 1.65 | ٧ | _ | | | | | -0.3 to 1.45 | | | | Main power supp<br>supply for SerDe | ly for internal circuitry of SerDes and pad power s receivers | SnV <sub>DD</sub> | -0.3 to 1.1 | V | _ | | Pad power supply | y for SerDes transmitters | XnV <sub>DD</sub> | -0.3 to 1.45 | V | | | | ernet management interface 1 (EMI1) 1588, | LV <sub>DD</sub> | -0.3 to 2.75 | V | _ | | GPIO I/O voltage | | | -0.3 to 1.98 | | | | Ethernet management interface 2 (EMI2) I/O voltage | | _ | -0.3 to 1.32 | V | 4 | | USB PHY Transceiver supply voltage | | USB_HV <sub>DD</sub> | -0.3 to 3.63 | V | _ | | | | USB_OV <sub>DD</sub> | -0.3 to 1.98 | V | _ | | USB PHY Analog | supply voltage | USB_SV <sub>DD</sub> | -0.3 to 1.1 | V | _ | | Low Power Secu | rity Monitor supply | $V_{\mathrm{DD\_LP}}$ | -0.3 to 1.1 | V | _ | | Input voltage | DDR3 and DDR3L DRAM signals | MV <sub>IN</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | 5 | | | DDR3 and DDR3L DRAM reference | D1_MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> /2+<br>0.3) | V | 6 | | | Ethernet signals (except EMI2) | LV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3) | V | 6, 7 | | | eSHDC, MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG signals | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | 6, 8 | | | eSPI | CVIN | -0.3 to (CV <sub>DD</sub> + 0.3) | V | 6, 8 | | | DMA, DUART, I <sup>2</sup> C signals | DV <sub>IN</sub> | -0.3 to (DV <sub>DD</sub> + 0.3) | V | 8, 9 | | | SerDes signals | SV <sub>IN</sub> | -0.4 to (SV <sub>DD</sub> + 0.3) | V | 6 | | | USB PHY Transceiver signals | USB_HV <sub>IN</sub> | -0.3 to (USB_HV <sub>DD</sub><br>+ 0.3) | V | 6 | | | | USB_OV <sub>IN</sub> | -0.3 to (USB_OV <sub>DD</sub><br>+ 0.3) | V | 6 | | | Ethernet management interface 2 signals | - | -0.3 to (1.2 + 0.3) | V | _ | | Storage tempera | ture range | T <sub>STG</sub> | -55 to 150 | °C | _ | #### Notes: - 1. Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Supply voltage specified at the voltage sense pin. Voltage input pins should be regulated to provide specified voltage at the sense pin. - 4. Ethernet MII management interface 2 pins function as open drain I/Os. The interface shall conform to 1.2 V nominal voltage levels. - 5. **Caution:** $MV_{IN}$ must not exceed $GV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 6. (C, S,G,L,O,D) $V_{IN}$ , USBn\_ $V_{IN}$ \_3P3, USBn\_ $V_{IN}$ \_1P8 and D1\_M $V_{REF}$ may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7. Table 2. Absolute maximum ratings<sup>1</sup> | Characteristic | Symbol | Max Value | Unit | Note | |----------------|--------|-----------|------|------| | | | | | S | <sup>7.</sup> **Caution:** $LV_{IN}$ must not exceed $LV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. ## 3.1.2 Recommended operating conditions This table provides the recommended operating conditions for this chip. ## NOTE The values shown are the recommended operating conditions and proper device operation outside these conditions is not guaranteed. Table 3. Recommended operating conditions | Ch | aracteristic | Symbol | Recommended Value | Unit | Notes | |-----------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------|-------------------|------|---------------| | Core and platform supply voltage | At initial start-up | V <sub>DD</sub> | 1.025 ± 30 mV | V | 1, 2, 3,<br>7 | | | During normal operation | | VID ± 30 mV | V | 1, 2, 3,<br>7 | | PLL supply voltage (core, p | olatform, DDR) | AV <sub>DD</sub> CGA1 | 1.8 V ± 90 mV | V | 8 | | | | AV <sub>DD</sub> CGA2 | | | | | | | AV <sub>DD</sub> _PLAT | | | | | | | AV <sub>DD</sub> _D1 | | | | | PLL supply voltage (SerDes, filtered from XnV <sub>DD</sub> ) | | AV <sub>DD</sub> _SDn_PLLn<br>(n = 1 or 2) | 1.35 V ± 67 mV | V | _ | | Fuse programming override | supply | PROG_SFP | 1.80 V ± 90 mV | V | 4 | | Thermal monitor unit supply | У | TH_V <sub>DD</sub> | 1.8 V ± 90 mV | V | _ | | eSHDC, MPIC, GPIO, systemanagement, clocking, deb<br>JTAG I/O voltage | em control and power<br>oug, IFC, DDRCLK supply, and | OV <sub>DD</sub> | 1.8 V ± 90 mV | V | _ | | eSPI | | CV <sub>DD</sub> | 2.5 V ± 125 mV | V | _ | | | | | 1.8 V ± 90 mV | | | | DMA, DUART, I <sup>2</sup> C I/O volta | age | $DV_DD$ | 2.5 V ± 125 mV | V | _ | | | | | 1.8 V ± 90 mV | | | | DDR DRAM I/O voltage | DDR3 | G1V <sub>DD</sub> | 1.5 V ± 75 mV | V | _ | | | DDR3L | | 1.35 V ± 67 mV | | | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 <sup>8.</sup> **Caution:** $CV_{IN}$ and $OV_{IN}$ must not exceed $CV_{DD}$ and $OV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. <sup>9.</sup> **Caution:** $DV_{IN}$ must not exceed $DV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. Table 3. Recommended operating conditions (continued) | Ch | naracteristic | Symbol | Recommended Value | Unit | Notes | |---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------|------|-------| | Main power supply for inte<br>power supply for SerDes re | rnal circuitry of SerDes and pad | $SnV_{DD}$ (n = 1 or 2) | 1.0 V + 50 mV | ٧ | _ | | | | | 1.0 V - 30 mV | | | | Pad power supply for SerD | es transmitters | XnV <sub>DD</sub> (n= 1 or 2) | 1.35 V ± 67 mV | V | _ | | Ethernet , Ethernet management interface 1 (EMI1), 1588, GPIO I/O voltage | | LV <sub>DD</sub> | 2.5 V ± 125 mV | V | 5 | | GPIO I/O voltage | | | 1.8 V ± 90 mV | | | | Ethernet management inte | rface 2 (EMI2) I/O voltage | _ | 1.2 V ± 60 mV | ٧ | _ | | USB PHY Transceiver sup | ply voltage | USB_HV <sub>DD</sub> | 3.3 V ± 165 mV | V | _ | | | | USB_OV <sub>DD</sub> | 1.8 V ± 90 mV | ٧ | _ | | USB PHY Analog supply | At initial start-up | USB_SV <sub>DD</sub> | 1.025 ± 30 mV | ٧ | 1, 3 | | voltage | During normal operation | | VID ± 30 mV | | | | Low Power Security Monito | or supply | $V_{DD\_LP}$ | 1.0 V ± 50 mV | ٧ | _ | | Input voltage | DDR3 and DDR3L DRAM signals | MV <sub>IN</sub> | GND to GV <sub>DD</sub> | ٧ | _ | | | DDR3 and DDR3L DRAM reference | D1_MV <sub>REF</sub> | GV <sub>DD</sub> /2 ± 1% | ٧ | _ | | | Ethernet signals (except EMI2), USB, 1588, GPIO signals | LV <sub>IN</sub> | GND to LV <sub>DD</sub> | V | _ | | | eSHDC, MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG signals | OV <sub>IN</sub> | GND to OV <sub>DD</sub> | V | _ | | | eSPI | CV <sub>IN</sub> | GND to CV <sub>DD</sub> | ٧ | _ | | | DMA, DUART, I <sup>2</sup> C signals | DV <sub>IN</sub> | GND to DV <sub>DD</sub> | ٧ | _ | | | SerDes signals | SV <sub>IN</sub> | GND to SV <sub>DD</sub> | ٧ | _ | | | USB PHY Transceiver signals | USB_HV <sub>IN</sub> | GND to USB_HV <sub>DD</sub> | ٧ | _ | | | | USB_OV <sub>IN</sub> | GND to USB_OV <sub>DD</sub> | ٧ | _ | | | Ethernet management interface 2 (EMI2) signals | _ | GND to 1.2V | V | 6 | | Operating temperature | Normal operation | T <sub>A</sub> , | $T_A = 0$ (min) to | °C | _ | | range | | T <sub>J</sub> | $T_{J} = 105(max)$ | | | | | Extended Temperature | T <sub>A</sub> , | $T_A = -40 \text{ (min) to}$ | °C | _ | | | | TJ | $T_{J} = 105(max)$ | | | | | Secure boot fuse programming | T <sub>A</sub> , | $T_A = 0$ (min) to | °C | 4 | | | | TJ | $T_{J} = 70 \text{ (max)}$ | | | ## Notes: - 1. See Voltage ID (VID) controllable supply and Core and platform supply voltage filtering for additional information. - 2. Supply voltage specified at the voltage sense pin. Voltage input pins should be regulated to provide specified voltage at the sense pin. - 3. Operation at 1.1 V is allowable for up to 25 ms at initial power on. - 4. PROG\_SFP must be supplied 1.80 V and the chip must operate in the specified fuse programming temperature range (0 70°C) only during secure boot fuse programming. For all other operating conditions, PROG\_SFP must be tied to GND, subject to the power sequencing constraints shown in Power sequencing. Table 3. Recommended operating conditions | | Characteristic | Symbol | Recommended Value | Unit | Notes | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------|--------|-------|--|--| | | 5. Selecting RGMII limits to LV <sub>DD</sub> = 2.5 V. | | | | | | | | | 6. Ethernet MII management interface 2 pins function as open drain I/Os. The interface conforms to 1.2 V nominal voltage levels. | | | | | | | | 7. Voltage ID (VID) operating range is between 0.975 to 1.025V. Regulator selection should be based on Vout range of at least 0.9 to 1.1 V, with resolution of 12.5 mV or better. | | | | | | | | | | 8. Keep the filter close to the pin. Voltage and tolerance for $AV_D$ pin of $AV_{DD}$ . | <sub>DD</sub> is defined at the inp | out of the PLL supply filter | and no | t the | | | This figure shows the undershoot and overshoot voltages at the interfaces of the chip. Figure 7. Overshoot/Undershoot voltage for CV<sub>DD</sub>/GV<sub>DD</sub>/CV<sub>DD</sub>/OV<sub>DD</sub>/SV<sub>DD</sub>/DV<sub>DD</sub> The core and platform voltages must always be provided at nominal VID. See Table 3 for actual recommended core voltage. Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 **NXP Semiconductors** 47 $\mathrm{DV_{DD}}$ , $\mathrm{OV_{DD}}$ and $\mathrm{LV_{DD}}$ based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses differential receivers referenced by the externally supplied $\mathrm{D1\_MV_{REF}}$ signal (nominally set to $\mathrm{GV_{DD}}/2$ ) as is appropriate for the SSTL\_1.35/SSTL\_1.5 electrical signaling standard. The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded. ## 3.1.3 Output driver characteristics This chip provides information on the characteristics of the output driver strengths. ## NOTE These values are preliminary estimates. Table 4. Output drive capability | Driver type | | Output impedance (Ω) | | Supply Voltage | Notes | | |------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|--------------------------|-------------------------------------------------|-------|--| | | Minimu<br>m <sup>2</sup> | Typical | Maxim<br>um <sup>3</sup> | | | | | DDR3 signal | _ | 18 (full-strength mode) | _ | G1V <sub>DD</sub> = 1.5 V | 1 | | | | | 27 (half-strength mode) | | | | | | DDR3L signal | _ | 18 (full-strength mode) | _ | G1V <sub>DD</sub> = 1.35 V | 1 | | | | | 27 (half-strength mode) | | | | | | Ethernet signals | 45 | _ | 90 | L1V <sub>DD</sub> / LV <sub>DD</sub> = 3.3 V | _ | | | | 40 | _ | 90 | L1V <sub>DD</sub> / LV <sub>DD</sub> = 2.5 V | | | | | 40 | _ | 75 | L1V <sub>DD</sub> / LV <sub>DD</sub> =<br>1.8 V | | | | MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG I/O voltage | 23 | _ | 51 | OV <sub>DD</sub> , O1V <sub>DD</sub> = 1.8 V | _ | | | DUART, DMA, MPIC, QE, TDM, I <sup>2</sup> C, DIU | 45 | _ | 90 | DV <sub>DD</sub> = 3.3 V | _ | | | | 40 | _ | 90 | DV <sub>DD</sub> = 2.5 V | | | | | 40 | _ | 75 | DV <sub>DD</sub> = 1.8 V | | | | eSPI, SDHC_WP, SDHC_CD | 45 | _ | 90 | CV <sub>DD</sub> = 3.3 V | _ | | | | 40 | _ | 75 | CV <sub>DD</sub> = 1.8 V | | | | eSDHC | 45 | _ | 90 | EV <sub>DD</sub> = 3.3 V | _ | | | | 40 | _ | 75 | EV <sub>DD</sub> = 1.8 V | | | #### Notes: - 1. The drive strength of the DDR3 or DDR3L interface in half-strength mode is at $T_i = 105$ °C and at $G1V_{DD}$ (min). - 2. Estimated number based on best case processed device. - 3. Estimated number based on worst case processed device. # 3.2 Power sequencing The chip requires that its power rails be applied in a specific sequence in order to ensure proper device operation. For power up, these requirements are as follows: - 1. Bring up $V_{DD}$ , $SnV_{DD}$ , $USB\_SV_{DD}$ , $V_{DD}\_LP$ , $USB\_HV_{DD}$ , $LV_{DD}$ , $DV_{DD}$ , $CV_{DD}$ , $USB\_OV_{DD}$ , $OV_{DD}$ , $TH\_V_{DD}$ , $AV_{DD}$ (cores, platform, DDR), $G1V_{DD}$ , $XnV_{DD}$ , and $AV_{DD}\_SDn\_PLLn$ . Drive PROG\_SFP = GND. - PORESET\_B input must be driven asserted and held during this step. Power supplies in step 1 have no ordering requirement with respect to one another except for the USB power supplies per the following note. ## **NOTE** - a. $USB\_SV_{DD}$ supply must ramp before or after the $USB\_HV_{DD}$ and $USB\_OV_{DD}$ supplies have ramped. The supply set that ramp first must reach 90% of its final value before a supply from the other set can be ramped up. - b. USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> supplies among themselves are sequence independent. - c. USB\_HV<sub>DD</sub> rise time (10% to 90%) has a minimum of 100 us. - 2. Negate PORESET\_B input as long as the required assertion/hold time has been met per Table 19. - 3. For secure boot fuse programming, use the following steps: - a. After negation of PORESET\_B, drive PROG\_SFP = 1.80 V after a required minimum delay per Table 5. - b. After fuse programming is completed, it is required to return PROG\_SFP = GND before the system is power cycled (PORESET\_B assertion) or powered down (V<sub>DD</sub> ramp down) per the required timing specified in Table 5. See Security fuse processor, for additional details. ## Warning No activity other than that required for secure boot fuse programming is permitted while PROG\_SFP is driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while PROG\_SFP = GND. From a system standpoint, if any of the I/O power supplies ramp prior to the $V_{DD}$ supplies, there will be a brief period as the $V_{DD}$ powers up that the I/Os associated with that I/O supply may go from being tristated to an indeterminate state (either driven to a logic one or zero) and extra current may be drawn by the device. Only 300,000 POR cycles are permitted per lifetime of a device. Note that this value is based on design estimates and is preliminary. If using Trust Architecture Security Monitor battery-backed features, prior to $V_{DD}$ ramping up to the 0.5 V level, ensure that $OV_{DD}$ is ramped to the recommended operational voltage and SYSCLK is running. The clock should have a minimum frequency of 800 Hz and a maximum frequency no greater than the supported system clock frequency for the device. All supplies must be at their stable values within 400 ms. This figure provides the PROG\_SFP timing diagram. Figure 8. PROG\_SFP timing diagram This table provides information on the power-down and power-up sequence parameters for PROG\_SFP. Table 5. PROG\_SFP timing <sup>5</sup> | Driver type | Min | Max | Unit | Notes | |-----------------------------|-----|-----|---------|-------| | t <sub>PROG_SFP_DELAY</sub> | 100 | _ | SYSCLKs | 1 | Table continues on the next page... 51 Table 5. PROG\_SFP timing <sup>5</sup> (continued) | Driver type | Min | Max | Unit | Notes | |----------------------------|-----|-----|------|-------| | t <sub>PROG_SFP_PROG</sub> | 0 | _ | μs | 2 | | t <sub>PROG_SFP_VDD</sub> | 0 | _ | μs | 3 | | t <sub>PROG_SFP_RST</sub> | 0 | _ | μs | 4 | #### Notes: - 1. Delay required from the deassertion of PORESET\_B to driving PROG\_SFP ramp up. Delay measured from PORESET\_B deassertion at 90% OV<sub>DD</sub> to 10% PROG\_SFP ramp up. - 2. Delay required from fuse programming finished to PROG\_SFP ramp down start. Fuse programming must complete while PROG\_SFP is stable at 1.80 V. No activity other than that required for secure boot fuse programming is permitted while PROG\_SFP driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while PROG\_SFP = GND. After fuse programming is completed, it is required to return PROG\_SFP = GND. - 3. Delay required from PROG\_SFP ramp down complete to $V_{DD}$ ramp down start. PROG\_SFP must be grounded to minimum 10% PROG\_SFP before $V_{DD}$ is at 90% $V_{DD}$ . - 4. Delay required from PROG\_SFP ramp down complete to PORESET\_B assertion. PROG\_SFP must be grounded to minimum 10% PROG\_SFP before PORESET\_B assertion reaches 90% $OV_{DD}$ . - 5. Only two secure boot fuse programming events are permitted per lifetime of a device. # 3.3 Power-down requirements The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started. If performing secure boot fuse programming per Power sequencing, it is required that $PROG\_SFP = GND$ before the system is power cycled ( $PORESET\_B$ assertion) or powered down ( $V_{DD}$ ramp down) per the required timing specified in Table 5. ## **NOTE** All input signals, including I/Os that are configured as inputs, driven into the chip need to monotonically increase/decrease through entire rise/fall durations. ## 3.4 Power characteristics This table shows the power dissipations of the $V_{DD}$ and $SnV_{DD}$ supply for various operating platform clock frequencies versus the core and DDR clock frequencies when Altivec power is gated off. See the e6500 core reference manual, section 8.6.1, "Altivec power down—software controlled entry" for details on how to place Altivec in low power state. Table 6. T2080 power dissipation with Altivec power-gated off<sup>1</sup> | Power<br>mode | Core freq<br>(MHz) | Plat<br>freq<br>(MHz) | DDR<br>data<br>rate<br>(MT/s | FMan<br>freq<br>(MHz) | (V) | SnV <sub>D</sub> D (V) | Junction<br>temperature<br>(°C) | Core and<br>platform<br>power <sup>1</sup><br>(W) | V <sub>DD</sub><br>power<br>(W) | SnV <sub>DD</sub><br>power<br>(W) | Notes | |---------------|--------------------|-----------------------|------------------------------|-----------------------|-----|------------------------|---------------------------------|---------------------------------------------------|---------------------------------|-----------------------------------|---------------| | Typical | 1800 | 600 | 2133 | 700 | VID | 1.0 | 65 | 12.9 | 11.9 | 1.0 | 2, 3, 9 | | Thermal | (low-power | | | | | | 105 | 18.9 | 17.9 | 1.0 | 4, 5, 9 | | Maximum | version) | | | | | | | 21.1 | 20.1 | 1.0 | 5, 6, 7,<br>9 | | Typical | 1800 | 600 | 1867 | 700 | VID | 1.0 | 65 | 13.0 | 12.0 | 1.0 | 2, 3 | | Thermal | (standard version) | | | | | - | 105 | 21.1 | 20.1 | 1.0 | 4, 5 | | Maximum | version) | | | | | | | 23.3 | 22.3 | 1.0 | 5, 6, 7 | | Typical | 1533 | 600 | 2133 | 700 | VID | 1.0 | 65 | 11.9 | 10.9 | 1.0 | 2, 3, 9 | | Thermal | (low-power | | | | | | 105 | 15.4 | 14.4 | 1.0 | 4, 5, 9 | | Maximum | version) | | | | | | | 17.3 | 16.3 | 1.0 | 5, 6, 7,<br>9 | | Typical | 1533 | 600 | 1867 | 700 | VID | 1.0 | 65 | 11.9 | 10.9 | 1.0 | 2, 3 | | Thermal | (standard version) | | | | | | 105 | 17.2 | 16.2 | 1.0 | 4, 5 | | Maximum | version) | | | | | | | 19.1 | 18.1 | 1.0 | 5, 6, 7 | | Typical | 1200 | 533 | 1600 | 600 | VID | 1.0 | 65 | 10.4 | 9.4 | 1.0 | 2, 3, 9 | | Thermal | (low-power | | | | | | 105 | 12.6 | 11.6 | 1.0 | 4, 5, 9 | | Maximum | version) | | | | | | | 14.1 | 13.1 | 1.0 | 5, 6, 7,<br>9 | | Typical | 1200 | 00 533 | 1600 | 600 | VID | 1.0 | 65 | 10.4 | 9.4 | 1.0 | 2, 3 | | Thermal | (standard version) | | | | | | 105 | 13.9 | 12.9 | 1.0 | 4, 5 | | Maximum | version) | | | | | | | 15.4 | 14.4 | 1.0 | 5, 6, 7 | #### Notes: - 1. Combined power of $V_{DD}$ and $SnV_{DD}$ with platform at power-on reset default state, the DDR controller and all SerDes banks active. Does not include I/O power and Altivec is power-gated off. - 2. Typical power assumes Dhrystone running with activity factor of 70% (on all cores) and is executing DMA on the platform with 100% activity factor. - 3. Typical power based on nominal, processed distribution for this device. - 4. Thermal power assumes Dhrystone running with activity factor of 70% (on all cores) and executing DMA on the platform at 100% activity factor. - 5. Thermal and maximum power are based on worst-case process distribution for this device. - 6. Maximum power assumes Dhrystone running with activity factor at 100% (on all cores) and is executing DMA on the platform at 115% activity factor. - 7. Maximum power provided for power supply design sizing. - 8. Voltage ID (VID) operating range is between 0.975 V to 1.025 V. - 9. The difference between low-power and standard is shown in the product part number. The low-power version part numbers end in "T1B", "P1B", and "QLB". This table shows the power dissipation of the $V_{DD}$ and $SnV_{DD}$ supply for various operating platform clock frequencies versus the core and DDR clock frequencies when Altivec power is gated on. See the e6500 core reference manual, section 8.6.4, "Altivec power up—software-controlled entry" for details on how to enable Altivec. Table 7. T2080 power dissipation with Altivec power-gated on<sup>1</sup> | Power<br>mode | Core freq<br>(MHz) | Plat<br>freq<br>(MHz) | DDR<br>data<br>rate<br>(MT/s | FMan<br>freq<br>(MHz) | (V) | SnV <sub>D</sub> | Junction<br>temperature<br>(°C) | Core and<br>platform<br>power <sup>1</sup><br>(W) | V <sub>DD</sub><br>power<br>(W) | SnV <sub>DD</sub> | Notes | |----------------|--------------------|-----------------------|------------------------------|-----------------------|-----|------------------|---------------------------------|---------------------------------------------------|---------------------------------|-------------------|---------------| | Typical | 1800 | 600 | 2133 | 700 | VID | 1.0 | 65 | 13.8 | 12.8 | 1.0 | 2, 3, 9 | | | (low-power | | | | | | 105 | 20.2 | 19.2 | 1.0 | 4, 5, 9 | | Maximum | version) | | | | | | | 22.3 | 21.3 | 1.0 | 5, 6, 7,<br>9 | | 71 | 1800 | 600 | 1867 | 700 | VID | 1.0 | 65 | 13.9 | 12.9 | 1.0 | 2, 3 | | i inemnai i | (standard version) | | | | | | 105 | 22.4 | 21.4 | 1.0 | 4, 5 | | Maximum | version) | | | | | | | 24.5 | 23.5 | 1.0 | 5, 6, 7 | | Typical | 1533 | 600 | 2133 | 700 | VID | 1.0 | 65 | 12.8 | 11.8 | 1.0 | 2, 3, 9 | | Thermal | (low-power | | | | | | 105 | 16.3 | 15.3 | 1.0 | 4, 5, 9 | | Maximum | version) | | | | | | | 18.1 | 17.1 | 1.0 | 5, 6, 7,<br>9 | | '' | 1533 | 600 | 1867 | 700 | VID | 1.0 | 65 | 12.7 | 11.7 | 1.0 | 2, 3 | | i i nemai - i | (standard version) | | | | | | 105 | 18.2 | 17.2 | 1.0 | 4, 5 | | Maximum | version) | | | | | | | 20.0 | 19.0 | 1.0 | 5, 6, 7 | | Typical | 1200 | 533 | 1600 | 600 | VID | 1.0 | 65 | 11.0 | 10.0 | 1.0 | 2, 3, 9 | | Thermal | (low-power | | | | | | 105 | 13.3 | 12.3 | 1.0 | 4, 5, 9 | | Maximum | version) | | | | | | | 16.1 | 15.1 | 1.0 | 5, 6, 7,<br>9 | | 71 | 1200 | 533 | 1600 | 600 | VID | 1.0 | 65 | 11.0 | 10.0 | 1.0 | 2, 3 | | i i nemiai - i | (standard version) | | | | | - | 105 | 14.7 | 13.7 | 1.0 | 4, 5 | | Maximum | version) | | | | | | | 16.1 | 15.1 | 1.0 | 5, 6, 7 | #### Notes: - 1. Combined power of $V_{DD}$ and $SnV_{DD}$ with platform at power-on reset default state, the DDR controller and all SerDes banks active. Does not include I/O power and Altivec is power-gated off. - 2. Typical power assumes Dhrystone running with activity factor of 70% (on all cores) and is executing DMA on the platform with 100% activity factor. - 3. Typical power based on nominal, processed device. - 4. Thermal power assumes Dhrystone running with activity factor of 70% (on all cores) and executing DMA on the platform at 100% activity factor. - 5. Thermal and maximum power are based on worst-case processed device. - 6. Maximum power assumes Dhrystone running with work power activity factor at 100% (on all cores) and is executing DMA on the platform at 115% activity factor. - 7. Maximum power provided for power supply design sizing. Table 7. T2080 power dissipation with Altivec power-gated on<sup>1</sup> | Power<br>mode | Core freq<br>(MHz) | Plat<br>freq<br>(MHz) | DDR<br>data<br>rate<br>(MT/s | FMan<br>freq<br>(MHz) | (V) | SnV <sub>D</sub> | Junction<br>temperature<br>(°C) | Core and<br>platform<br>power <sup>1</sup><br>(W) | V <sub>DD</sub><br>power<br>(W) | SnV <sub>DD</sub> | Notes | | |---------------|--------------------|-----------------------|------------------------------|-----------------------|-----|------------------|---------------------------------|---------------------------------------------------|---------------------------------|-------------------|-------|--| |---------------|--------------------|-----------------------|------------------------------|-----------------------|-----|------------------|---------------------------------|---------------------------------------------------|---------------------------------|-------------------|-------|--| <sup>8.</sup> Voltage ID (VID) operating range is between 0.975 V to 1.025 V. This table provides all the estimated I/O power supply values based on preliminary measurements. Table 8. T2080 I/O power dissipation | I/O Pov | wer supply | Parameter | Typical (mW) | Maximum (mW) | Notes | |----------------------|----------------------------|-----------------|--------------|--------------|------------| | LVCMOS | OV <sub>DD</sub> 1.8 V | _ | 50 | 60 | 1, 3, 4, 6 | | LVCMOS | CV <sub>DD</sub> 1.8 V | _ | 40 | 70 | | | LVCMOS | CV <sub>DD</sub> 2.5 V | _ | 50 | 80 | | | LVCMOS | LV <sub>DD</sub> 1.8 V | _ | 230 | 360 | | | LVCMOS | LV <sub>DD</sub> 2.5 V | _ | 310 | 440 | | | LVCMOS | DV <sub>DD</sub> 1.8 V | _ | 50 | 90 | | | LVCMOS | DV <sub>DD</sub> 2.5 V | _ | 70 | 130 | | | DDR I/O | GV <sub>DD</sub> 1.5 V | 2133 MT/s | 1144 | 2200 | 1, 2, 5, 6 | | DDR I/O | GV <sub>DD</sub> 1.35 V | 1867 MT/s | 840 | 1610 | | | DDR I/O | GV <sub>DD</sub> 1.5 V | 1867 MT/s | 1030 | 1990 | | | DDR I/O | GV <sub>DD</sub> 1.35 V | 1600 MT/s | 720 | 1380 | | | DDR I/O | GV <sub>DD</sub> 1.5 V | 1600 MT/s | 890 | 1700 | | | USB_PHY | USB_OV <sub>DD</sub> 1.8 V | _ | 40 | 60 | 1, 6 | | USB_PHY | USB_HV <sub>DD</sub> 3.3 V | _ | 100 | 110 | | | USB_SV <sub>DD</sub> | USB_SV <sub>DD</sub> | _ | 7 | 7 | | | PLL core and system | AVDD_CGA*,<br>AVDD_PLAT | _ | 20 | 20 | 1, 6 | | PLL DDR | AVDD_D1 | _ | 30 | 40 | | | PLL LYNX | AVDD_SRDS* | _ | 50 | 50 | | | SerDes, 1.35 V | XV <sub>DD</sub> SGMII | 1x 1.25 G-baud | 50 | 60 | 1, 6, 7 | | SerDes, 1.35 V | $XV_{DD}$ | 2x 1.25 G-baud | 70 | 90 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 1.25 G-baud | 130 | 140 | | | SerDes, 1.35 V | $XV_{DD}$ | 8x 1.25 G-baud | 230 | 240 | | | SerDes, 1.35 V | $XV_{DD}$ | 1x 3.125 G-baud | 50 | 60 | | | SerDes, 1.35 V | $XV_{DD}$ | 2x 3.125 G-baud | 80 | 90 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 3.125 G-baud | 140 | 150 | | | SerDes, 1.35 V | XV <sub>DD</sub> SATA | 1x 3 G-baud | 50 | 60 | | Table continues on the next page... <sup>9.</sup> The difference between low-power and standard is shown in the product part number. The low-power version part numbers end in "T1B", "P1B", and "QLB". Table 8. T2080 I/O power dissipation (continued) | I/O Pov | ver supply | Parameter | Typical (mW) | Maximum (mW) | Notes | |---------------------------------|-------------------------|-----------------|--------------|--------------|-------| | SerDes, 1.35 V | $XV_{DD}$ | 2x 3 G-baud | 70 | 80 | | | SerDes, 1.35 V | XV <sub>DD</sub> SRIO | 1x 2.5 G-baud | 50 | 60 | | | SerDes, 1.35 V | $XV_{DD}$ | 2x 2.5 G-baud | 80 | 90 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 2.5 G-baud | 140 | 150 | | | SerDes, 1.35 V | $XV_{DD}$ | 1x 3.125 G-baud | 50 | 60 | | | SerDes, 1.35 V | $XV_{DD}$ | 2x 3.125 G-baud | 80 | 90 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 3.125 G-baud | 140 | 150 | | | SerDes, 1.35 V | $XV_{DD}$ | 1x 5 G-baud | 50 | 70 | | | SerDes, 1.35 V | $XV_{DD}$ | 2x 5 G-baud | 90 | 100 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 5 G-baud | 150 | 160 | | | SerDes, 1.35 V | XV <sub>DD</sub> PEX2.0 | 1x 5 G-baud | 50 | 70 | | | SerDes, 1.35 V | $XV_{DD}$ | 2x 5 G-baud | 90 | 100 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 5 G-baud | 150 | 160 | | | SerDes, 1.35 V | $XV_{DD}$ | 8x 5 G-baud | 280 | 290 | | | SerDes, 1.35 V | XV <sub>DD</sub> PEX3.0 | 1x 8 G-baud | 60 | 70 | | | SerDes, 1.35 V | $XV_{DD}$ | 2x 8 G-baud | 100 | 110 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 8 G-baud | 170 | 190 | | | SerDes, 1.35 V | XV <sub>DD</sub> XFI | 1x 10 G-baud | 60 | 70 | | | SerDes, 1.35 V | $XV_{DD}$ | 2x 10 G-baud | 100 | 110 | | | SerDes, 1.35 V | $XV_{DD}$ | 4x 10 G-baud | 170 | 190 | | | Fuse<br>Programming<br>Override | PROG_SFG | _ | _ | 173 | 1, 8 | | Thermal Monitor<br>Unit | TH_V <sub>DD</sub> | _ | _ | 18 | 1 | #### Notes: - 1. The maximum values are dependent on actual use case such as what application, external components used, environmental conditions such as temperature voltage and frequency. This is not intended to be the maximum guaranteed power. Expect different results depending on the use case. The maximum values are estimated and they are based on simulations at 105 °C junction temperature. - 2. Typical DDR power numbers are based on one 2-rank DIMM with 40% utilization. - 3. Assuming 15 pF total capacitance load. - 4. GPIOs are supported on 1.8 V and 2.5 V rails as specified in the hardware specification. - 5. Maximum DDR power numbers are based on one 2-rank DIMM with 100% utilization. - 6. The typical values are estimates and based on simulations at nominal recommended voltage for the I/O power supply and assuming at 65° C junction temperature. - 7. The total power numbers of $XV_{DD}$ is dependent on customer application use case. This table lists all the SerDes configurations possible for the device. To get the $XV_{DD}$ power numbers, the user should add the combined lanes to match to the total SerDes Lanes used, not simply multiply the power numbers by the number of lanes. - 8. The max power requirement is during programming. No active power beyond leakage levels should be drawn and the supply must be grounded when not programming. This table shows the preliminary power dissipation on the $V_{DD\_LP}$ supply for the T2080 at allowable voltage levels. Table 9. V<sub>DD LP</sub> Power Dissipation | Supply | Maximum | Unit | Notes | |-------------------------------------|---------|------|-------| | V <sub>DD_LP</sub> (T2080 on, 65C) | 1.5 | mW | 1 | | V <sub>DD_LP</sub> (T2080 off, 65C) | 360 | uW | 2 | | V <sub>DD_LP</sub> (T2080 off, 40C) | 132 | uW | 2 | ### Notes: - 1. $V_{DD\ LP} = 1.0\ V,\ T_J = 65\ ^{\circ}C$ - 2. When T2080 is off, $V_{DD\_LP}$ may be supplied by battery power to retain the Zeroizable Master Key and other Trust Architecture state. Board should implement a PMIC which switches $V_{DD\_LP}$ to battery when SoC powered down. See T2080 Reference Manual Trust Architecture chapter for more information. Table 10. T2080 Rev 1.1 single core/single cluster low-power mode power savings, 1.0 V 105°C<sup>1,2,3</sup> | Mode | Core<br>Frequency<br>= 1.8 GHz | Core<br>Frequency<br>= 1.533<br>GHz | Core<br>Frequency<br>= 1.2 GHz | Units | Comments | Notes | |-------|--------------------------------|-------------------------------------|--------------------------------|-------|-------------------------------------------------------------------|---------| | PH10 | 0.96 | 0.82 | 0.64 | Watts | Savings realized moving from PH00 to PH10 state, single core | 1, 2, 4 | | PH15 | 0.27 | 0.23 | 0.19 | Watts | Savings realized moving from PH10 to PH15 state, single core | 1, 4, 5 | | PH20 | 0.37 | 0.35 | 0.34 | Watts | Savings realized moving from PH15 to PH20 state, single core | 1, 4 | | PCL10 | 0.95 | 0.91 | 0.73 | Watts | Savings realized moving from PH20 to PCL10 state, single cluster | 1 | | LPM20 | 0.90 | 0.82 | 0.72 | Watts | Savings realized moving from PCL10 to LPM20 state | 1 | | LPM40 | 0.60 | 0.49 | 0.35 | Watts | Savings realized moving from LPM20 to LPM40 state, single cluster | 1 | #### Notes: - 1. Power for V<sub>DD</sub> only. - 2. Typical power assumes Dhrystone running (PH00 state) with 70% activity factor. - 3. Typical power based on nominal process distribution for this device. - 4. PH10, PH15, PH20 power savings with one core. Maximum savings would be n times, where n is the number of used cores. - 5. Require both threads of the core to enter the same low-power mode. ## 3.5 Power-on ramp rate This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum power-on ramp rate is required to avoid excess in-rush current. This table provides the power supply ramp rate specifications. Table 11. Power supply ramp rate | Parameter | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | Required ramp rate for all voltage supplies (including $OV_{DD}/DV_{DD}/G1V_{DD}/SnV_{DD}/XnV_{DD}/LV_{DD}$ , all core and platform $V_{DD}$ supplies, $D1\_MV_{REF}$ , all $AV_{DD}$ , and $CV_{DD}$ supplies.) | _ | 25 | V/ms | 1, 2 | | Required ramp rate for PROG_SFP | _ | 25 | V/ms | 1, 2 | #### Notes: # 3.6 Input clocks # 3.6.1 System clock (SYSCLK) timing specifications This section provides the system clock DC and AC timing specifications. # 3.6.1.1 System clock DC timing specifications This table provides the system clock (SYSCLK) DC specifications. Table 12. SYSCLK DC electrical characteristics<sup>3</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------------------------------------|-----------------|------|---------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.6 | V | 1 | | Input capacitance | C <sub>IN</sub> | _ | 7 | 12 | pF | _ | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD)</sub> | I <sub>IN</sub> | -50 | _ | +50 | μΑ | 2 | #### Note: - 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3. - 2. The symbol OV<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Recommended operating conditions. - 3. At recommended operating conditions with $OV_{DD} = 1.8 \text{ V}$ , see Table 3. <sup>1.</sup> Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry. <sup>2.</sup> Over full recommended operating temperature range (see Table 3). ## 3.6.1.2 System clock AC timing specifications This table provides the system clock (SYSCLK) AC timing specifications. Table 13. SYSCLK AC timing specifications<sup>5</sup> | Parameter/condition | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------------------------|----------------------------------------|------------------------|-----|----------------------|------|-------| | SYSCLK frequency | f <sub>SYSCLK</sub> | 66 | _ | 133.3 | MHz | 1, 2 | | SYSCLK cycle time | t <sub>SYSCLK</sub> | 7.5 | _ | 15 | ns | 1, 2 | | SYSCLK duty cycle | t <sub>KHK</sub> / t <sub>SYSCLK</sub> | 40 | _ | 60 | % | 2 | | SYSCLK slew rate | _ | 1 | _ | 4 | V/ns | 3 | | SYSCLK peak period jitter | _ | _ | _ | ± 150 | ps | _ | | SYSCLK jitter phase noise at -56 dBc | _ | _ | _ | 500 | KHz | 4 | | AC Input Swing Limits at 1.8 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 0.6 x OV <sub>DD</sub> | _ | 1 x OV <sub>DD</sub> | V | 6 | #### Notes: - 1. **Caution:** The relevant clock ratio settings must be chosen such that the resulting SYSCLK frequency do not exceed their respective maximum or minimum operating frequencies. - 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2. - 3. Slew rate as measured from 0.35 x $OV_{DD}$ to 0.65 x $OV_{DD}$ . - 4. Phase noise is calculated as FFT of TIE jitter. - 5. At recommended operating conditions with $OV_{DD} = 1.8V$ , see Table 3. - 6. AC swing measured relative to half $OV_{DD}$ or $V_{IH}$ and $V_{IL}$ have equal absolute offset from $OV_{DD}/2$ , So, Swing = $(V_{IH}-V_{IL})/OV_{DD}$ and $\Delta VAC$ = Swing x $OV_{DD}$ . # 3.6.2 Spread-spectrum sources Spread-spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter to diffuse the EMI spectral content. The jitter specification given in this table considers short-term (cycle-to-cycle) jitter only. The clock generator's cycle-to-cycle output jitter should meet the chip's input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns; the chip is compatible with spread-spectrum sources if the recommendations listed in this table are observed. Table 14. Spread-spectrum clock source recommendations<sup>1</sup> | Parameter | Min | Max | Unit | Notes | |----------------------|-----|-----|------|-------| | Frequency modulation | _ | 60 | kHz | _ | | Frequency spread | _ | 1.0 | % | 2, 3 | Table continues on the next page... 59 Table 14. Spread-spectrum clock source recommendations<sup>1</sup> (continued) | Parameter | Min | Max | Unit | Notes | |-----------|-----|-----|------|-------| | | | | | | #### Notes: - 1. At recommended operating conditions with OVDD = 1.8 V, see Table 3. - 2. SYSCLK frequencies that result from frequency spreading and the resulting core frequency must meet the minimum and maximum specifications given in Table 13. - 3. Maximum spread-spectrum frequency may not result in exceeding any maximum operating frequency of the device. ## CAUTION The processor's minimum and maximum SYSCLK and core/platform/DDR frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated core/platform/DDR frequency should avoid violating the stated limits by using down-spreading only. # 3.6.3 Real-time clock timing The real-time clock timing (RTC) input is sampled by the platform clock. The output of the sampling latch is then used as an input to the counters of the MPIC and the time base unit of the core; there is no need for jitter specification. The minimum period of the RTC signal should be greater than or equal to 16x the period of the platform clock with a 50% duty cycle. There is no minimum RTC frequency; RTC may be grounded if not needed. ## 3.6.4 Gigabit Ethernet reference clock timing This table provides the Ethernet gigabit reference clock DC specifications. Table 15. ECn\_GTX\_CLK125 DC electrical characteristics<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |--------------------------------------------------------------------------------------|-----------------|-----|---------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | _ | V | 2 | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.7 | V | 2 | | Input capacitance | C <sub>IN</sub> | _ | _ | 6 | pF | _ | | Input current<br>(LV <sub>IN</sub> = 0 V or<br>LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | _ | _ | ± 50 | μА | 3 | Notes: Table 15. ECn\_GTX\_CLK125 DC electrical characteristics<sup>1</sup> | Parameter Symbol Min Typical | Max | Unit | Notes | |------------------------------|-----|------|-------| |------------------------------|-----|------|-------| - 1. At recommended operating conditions with LV<sub>DD</sub> = 2.5 V. - 2. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3. - 3. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Recommended operating conditions. This table provides the Ethernet gigabit reference clocks AC timing specifications. Table 16. ECn\_GTX\_CLK125 AC timing specifications<sup>1</sup> | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |-----------------------------------|----------------------------------------|---------------|---------|---------------|------|-------| | ECn_GTX_CLK125 frequency | t <sub>G125</sub> | 125 - 100 ppm | 125 | 125 + 100 ppm | MHz | _ | | ECn_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | _ | | ECn_GTX_CLK125 rise and fall time | t <sub>G125R</sub> /t <sub>G125F</sub> | _ | _ | 0.75 | ns | 2 | | LV <sub>DD</sub> = 2.5 V | | | | | | | | ECn_GTX_CLK125 duty cycle | t <sub>G125H</sub> /t <sub>G125</sub> | 47 | _ | 53 | % | 3 | | 1000Base-T for RGMII | | | | | | | | ECn_GTX_CLK125 jitter | _ | _ | _ | ± 150 | ps | 3 | #### Notes: - 1. At recommended operating conditions with $LV_{DD} = 2.5 \text{ V} \pm 125 \text{ mV}$ . - 2. Rise and fall times for ECn\_GTX\_CLK125 are measured from 0.5 and 2.0 V for LV<sub>DD</sub> = 2.5 V. - 3. ECn\_GTX\_CLK125 is used to generate the GTX clock for the Ethernet transmitter with 2% degradation. The ECn\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the GTX\_CLK. See RGMII AC timing specifications for duty cycle for 10Base-T and 100Base-T reference clock. ## 3.6.5 DDR clock timing This section provides the DDR clock DC and AC timing specifications. DDR3L maximum supported data rate is 1866 MT/s. ## 3.6.5.1 DDR clock DC timing specifications This table provides the DDR clock (DDRCLK) DC specifications. Table 17. DDRCLK DC electrical characteristics<sup>3</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |--------------------|-----------------|------|---------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.6 | V | 1 | | Input capacitance | C <sub>IN</sub> | _ | _ | 12 | pF | _ | Table continues on the next page... Table 17. DDRCLK DC electrical characteristics<sup>3</sup> (continued) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------------------------------|-----------------|-----|---------|------|------|-------| | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = $OV_{DD}$ ) | I <sub>IN</sub> | -50 | _ | + 50 | μΑ | 2 | #### Note: - 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3. - 2. The symbol OV<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Recommended operating conditions. - 3. At recommended operating conditions with $OV_{DD} = 1.8 \text{ V}$ , see Table 3. #### **DDR clock AC timing specifications** 3.6.5.2 This table provides the DDR clock (DDRCLK) AC timing specifications. Table 18. DDRCLK AC timing specifications<sup>5</sup> | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------------------------|----------------------------------------|-------------------------|-----|-------------------------|------|-------| | DDRCLK frequency | f <sub>DDRCLK</sub> | 66.7 | _ | 133.3 | MHz | 1, 2 | | DDRCLK cycle time | t <sub>DDRCLK</sub> | 5 | _ | 15 | ns | 1, 2 | | DDRCLK duty cycle | t <sub>KHK</sub> / t <sub>DDRCLK</sub> | 40 | _ | 60 | % | 2 | | DDRCLK slew rate | _ | 1 | _ | 4 | V/ns | 3 | | DDRCLK peak period jitter | _ | _ | _ | ± 150 | ps | _ | | DDRCLK jitter phase noise at -56 dBc | _ | _ | _ | 500 | KHz | 4 | | AC Input Swing Limits at 1.8 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 0.35 x OV <sub>DD</sub> | _ | 0.65 x OV <sub>DD</sub> | V | _ | #### Notes: - 1. Caution: The relevant clock ratio settings must be chosen such that the resulting DDRCLK frequency do not exceed their respective maximum or minimum operating frequencies. - Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2. - 3. Slew rate as measured from $0.35 \times OV_{DD}$ to $0.65 \times OV_{DD}$ . - 4. Phase noise is calculated as FFT of TIE jitter. - 5. At recommended operating conditions with OV<sub>DD</sub> = 1.8V, see Table 3. #### Other input clocks 3.6.6 A description of the overall clocking of this device is available in the chip reference manual in the form of a clock subsystem block diagram. For information about the input clock requirements of functional modules sourced external of the chip, such as SerDes, Ethernet management, eSDHC, IFC, see the specific interface section. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 NXP Semiconductors 61 ## 3.7 RESET initialization This section describes the AC electrical specifications for the RESET initialization timing requirements. This table describes the AC electrical specifications for the RESET initialization timing. Table 19. RESET Initialization timing specifications | Parameter/Condition | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------| | Required assertion time of PORESET_B | 1 | _ | ms | 1 | | Required input assertion time of HRESET_B | 32 | _ | SYSCLKs | 2, 3 | | Maximum rise/fall time of HRESET_B | _ | 10 | SYSCLK | 4 | | Maximum rise/fall time of PORESET_B | _ | 1 | SYSCLK | 4 | | PLL input setup time with stable SYSCLK before HRESET_B negation | 100 | _ | μs | _ | | Input setup time for POR configs with respect to negation of PORESET_B | 4 | _ | SYSCLKs | 2 | | Input hold time for all POR configs with respect to negation of PORESET_B | 2 | _ | SYSCLKs | 2 | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of PORESET_B | _ | 5 | SYSCLKs | 2 | #### Notes: - 1. PORESET\_B must be driven asserted before the core and platform power supplies are powered up. - 2. SYSCLK is the primary clock input for the chip. - 3. The device asserts HRESET\_B as an output when PORESET\_B is asserted to initiate the power-on reset process. The device releases HRESET\_B sometime after PORESET\_B is deasserted. The exact sequencing of HRESET\_B deassertion is documented in section "Power-On Reset Sequence" in the chip reference manual. - 4. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing. # 3.8 DDR3 and DDR3L SDRAM controller This section describes the DC and AC electrical specifications for the DDR3 and DDR3L SDRAM controller interface. Note that the required $GV_{DD}(typ)$ voltage is 1.5 V when interfacing to DDR3 SDRAM and the $GV_{DD}(typ)$ voltage is 1.35 V when interfacing to DDR3L SDRAM. ## NOTE When operating at a DDR data rate greater than or equal to 1866 MT/s, only one dual-ranked module per memory controller is supported. DDR3L is not supported at a DDR data rate of 2133 MT/s. # 3.8.1 DDR3 and DDR3L SDRAM interface DC electrical characteristics This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM. Table 20. DDR3 SDRAM interface DC electrical characteristics ( $GV_{DD} = 1.5 \text{ V}$ )<sup>1, 7</sup> | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------|-----------------|-------------------------|-------------------------|------|---------| | I/O reference voltage | MVREFn | 0.49 x GV <sub>DD</sub> | 0.51 x GV <sub>DD</sub> | V | 2, 3, 4 | | Input high voltage | V <sub>IH</sub> | MVREFn + 0.100 | GV <sub>DD</sub> | V | 5 | | Input low voltage | V <sub>IL</sub> | GND | MVREFn - 0.100 | V | 5 | | I/O leakage current | l <sub>OZ</sub> | -50 | 50 | μΑ | 6 | #### Notes: - 1. $GV_{DD}$ is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. - 2. MVREFn is expected to be equal to 0.5 x GV<sub>DD</sub> and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than $\pm 1\%$ of GV<sub>DD</sub> (i.e. $\pm 15$ mV). - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREFn with a min value of MVREFn 0.04 and a max value of MVREFn + 0.04. $V_{TT}$ should track variations in the DC level of MVREFn. - 4. The voltage regulator for MVREFn must meet the specifications stated in Table 22. - 5. Input capacitance load for DQ, DQS, and DQS\_B are available in the IBIS models. - 6. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{GV}_{\text{DD}}$ . - 7. For recommended operating conditions, see Table 3. This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3L SDRAM. Table 21. DDR3L SDRAM interface DC electrical characteristics $(GV_{DD} = 1.35 \text{ V})^{1,7}$ | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------|-----------------|-------------------------|-------------------------|------|---------| | I/O reference voltage | MVREF <i>n</i> | 0.49 x GV <sub>DD</sub> | 0.51 x GV <sub>DD</sub> | V | 2, 3, 4 | | Input high voltage | V <sub>IH</sub> | MVREFn + 0.090 | GV <sub>DD</sub> | V | 5 | | Input low voltage | V <sub>IL</sub> | GND | MVREFn - 0.090 | V | 5 | | I/O leakage current | I <sub>OZ</sub> | -100 | 100 | μΑ | 6 | ### Notes: - 1. $GV_{DD}$ is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. - 2. MVREFn is expected to be equal to 0.5 x GV<sub>DD</sub> and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than $\pm 1\%$ of GV<sub>DD</sub> (i.e. $\pm 13.5$ mV). - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREFn with a min value of MVREFn 0.04 and a max value of MVREFn + 0.04. $V_{TT}$ should track variations in the DC level of MVREFn. Table 21. DDR3L SDRAM interface DC electrical characteristics (GV<sub>DD</sub> = 1.35 V)<sup>1,7</sup> | Parameter | Symbol | Min | Max | Unit | Note | | | |--------------------------------------------------------------------------------------|---------------|-------------------------------|-----|------|------|--|--| | 4. The voltage regulator for MVREFn must meet the specifications stated in Table 22. | | | | | | | | | 5. Input capacitance load for DQ, DQS, and DQS_B are available in the IBIS models. | | | | | | | | | 6. Output leakage is measured with all outputs | disabled, 0 V | $\leq V_{OUT} \leq GV_{DD}$ . | | | | | | This table provides the current draw characteristics for MVREF*n*. Table 22. Current draw characteristics for MVREFn<sup>1</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------|---------------------|-----|-----|------|-------| | Current draw for DDR3 SDRAM for MVREFn | I <sub>MVREFn</sub> | _ | 500 | μΑ | _ | | Current draw for DDR3L SDRAM for MVREFn | I <sub>MVREFn</sub> | _ | 500 | μΑ | _ | #### Note: 7. For recommended operating conditions, see Table 3. # 3.8.2 DDR3 and DDR3L SDRAM interface AC timing specifications This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports DDR3 and DDR3L memories. Note that the required $GV_{DD}(typ)$ voltage is 1.5 V when interfacing to DDR3 SDRAM and the required $GV_{DD}(typ)$ voltage is 1.35 V when interfacing to DDR3L SDRAM. ## 3.8.2.1 DDR3 and DDR3L SDRAM interface input AC timing specifications This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 or DDR3L SDRAM. Table 23. DDR3 and DDR3L SDRAM interface input AC timing specifications<sup>4</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|---------------------|------|-----|------|-------| | Controller Skew for MDQS-MDQ/MECC | t <sub>CISKEW</sub> | _ | _ | ps | 1, 3 | | 2133 MT/s data rate | | -80 | 80 | | | | 1866 MT/s data rate | | -93 | 93 | | | | 1600 MT/s data rate | | -112 | 112 | | | | 1333 MT/s data rate | | -125 | 125 | | | | 1200 MT/s data rate | | -142 | 142 | | | | 1066 MT/s data rate | | -170 | 170 | | | Table continues on the next page... <sup>1.</sup> For recommended operating conditions, see Table 3. Table 23. DDR3 and DDR3L SDRAM interface input AC timing specifications<sup>4</sup> (continued) | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------|---------------------|------|-----|------|-------| | Tolerated Skew for MDQS-MDQ/MECC | t <sub>DISKEW</sub> | _ | _ | ps | 2, 3 | | 2133 MT/s data rate | | -154 | 154 | | | | 1866 MT/s data rate | | -175 | 175 | 1 | | | 1600 MT/s data rate | | -200 | 200 | 1 | | | 1333 MT/s data rate | | -250 | 250 | 1 | | | 1200 MT/s data rate | | -275 | 275 | 1 | | | 1066 MT/s data rate | | -300 | 300 | 7 | | <sup>1.</sup> $t_{CISKEW}$ represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This must be subtracted from the total timing budget. This figure shows the DDR3 and DDR3L SDRAM interface input timing diagram. Figure 9. DDR3 and DDR3L SDRAM interface input timing diagram # 3.8.2.2 DDR3 and DDR3L SDRAM interface output AC timing specifications This table contains the output AC timing targets for the DDR3 SDRAM interface. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 <sup>2.</sup> The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called $t_{DISKEW}$ . This can be determined by the following equation: $t_{DISKEW} = \pm (T \div 4 - abs(t_{CISKEW}))$ where T is the clock period and $abs(t_{CISKEW})$ is the absolute value of $t_{CISKEW}$ . <sup>3. 2133</sup> MT/s is only supported for DDR3, not DDR3L. <sup>4.</sup> For recommended operating conditions, see Table 3. Table 24. DDR3 and DDR3L SDRAM interface output AC timing specifications<sup>8</sup> | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------|-----------------------|------------------------|------------------------|------|-------| | MCK[n] cycle time | t <sub>MCK</sub> | 0.938 | 2 | ns | 2 | | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | _ | _ | ns | 3, 7 | | 2133 MT/s data rate | | 0.350 | _ | | | | 1866 MT/s data rate | | 0.410 | _ | | | | 1600 MT/s data rate | | 0.495 | _ | | | | 1333 MT/s data rate | | 0.606 | _ | | | | 1200 MT/s data rate | | 0.675 | _ | | | | 1066 MT/s data rate | | 0.744 | _ | | | | ADDR/CMD output hold with respect to MCK | t <sub>DDKHAX</sub> | _ | _ | ns | 3, 7 | | 2133 MT/s data rate | | 0.350 | _ | | | | 1866 MT/s data rate | | 0.390 | _ | | | | 1600 MT/s data rate | | 0.495 | _ | | | | 1333 MT/s data rate | | 0.606 | _ | | | | 1200 MT/s data rate | | 0.675 | _ | | | | 1066 MT/s data rate | | 0.744 | _ | | | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | _ | _ | ns | 4 | | > 1600 MT/s data rate | | -0.150 | 0.150 | | 4, 6 | | > 1066 MT/s data rate, ≤ 1600 MT/s data rate | | -0.245 | 0.245 | | 4, 6 | | MDQ/MECC/MDM output Data eye | t <sub>DDKXDEYE</sub> | _ | _ | ns | 5, 7 | | 2133 MT/s data rate | | 0.320 | _ | | | | 1866 MT/s data rate | | 0.350 | _ | | | | 1600 MT/s data rate | | 0.400 | _ | | | | 1333 MT/s data rate | | 0.500 | _ | | | | 1200 MT/s data rate | ] | 0.550 | _ | | | | 1066 MT/s data rate | | 0.600 | _ | | | | MDQS preamble | t <sub>DDKHMP</sub> | 0.9 x t <sub>MCK</sub> | _ | ns | _ | | MDQS postamble | t <sub>DDKHME</sub> | 0.4 x t <sub>MCK</sub> | 0.6 x t <sub>MCK</sub> | ns | _ | | | | _ | | | _ | <sup>1.</sup> The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, $t_{DDKHAS}$ symbolizes DDR timing (DD) for the time $t_{MCK}$ memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. - 2. All MCK/MCK\_B and MDQS/MDQS\_B referenced measurements are made from the crossing of the two signals. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK\_B, MCS\_B, and MDQ/MECC/MDM/MDQS. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the chip reference manual for a description and explanation of the timing modifications enabled by the use of these bits. - 5. Available eye for data (MDQ), ECC (MECC), and data mask (MDM) outputs at the pin of the processor. Memory controller will center the strobe (MDQS) in the available data eye at the DRAM (end point) during the initialization. Table 24. DDR3 and DDR3L SDRAM interface output AC timing specifications<sup>8</sup> | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | | | |-----------------------------------------------------|---------------------|------------------------|----------------------|---------------|-------------|--|--| | 6. Note that for data rates of 1200 MT/s or high | er, it is require | d to program the start | value of the DQS adj | ust for write | e leveling. | | | | 7. 2133 MT/s is only supported for DDR3, not DDR3L. | | | | | | | | | 8. For recommended operating conditions, see | Table 3. | | | | | | | ## NOTE For the ADDR/CMD setup and hold specifications in Table 24, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle for data rates of 1866 MT/s or less and 9/16 applied cycle for data rates greater than 1866 MT/s. It is recommended that, during system validation, memory clocks are adjusted to best fit the particular system. design. This figure shows the DDR3 and DDR3L SDRAM interface output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>). Figure 10. t<sub>DDKHMH</sub> timing diagram This figure shows the DDR3 and DDR3L SDRAM output timing diagram. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 **NXP Semiconductors** 67 Figure 11. DDR3 and DDR3L output timing diagram # 3.9 eSPI interface This section describes the DC and AC electrical specifications for the eSPI interface. ## 3.9.1 eSPI DC electrical characteristics This table provides the DC electrical characteristics for the eSPI interface operating at $OV_{DD} = 2.5 \text{ V}$ . Table 25. eSPI DC electrical characteristics (2.5 V)<sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | 1 | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | -50 | +50 | μΑ | 2 | | Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 | _ | V | _ | 69 ## Table 25. eSPI DC electrical characteristics (2.5 V)<sup>3</sup> (continued) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 1mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Notes: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $OV_{IN}$ respective values found in Table 3. - 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. This table provides the DC electrical characteristics for the eSPI interface operating at $OV_{DD} = 1.8 \text{ V}$ . Table 26. eSPI DC electrical characteristics (1.8 V)<sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±50 | μΑ | 2 | | Output high voltage | V <sub>OH</sub> | 1.35 | _ | V | _ | | $(OV_{DD} = min, I_{OH} = -0.5 mA)$ | | | | | | | Output low voltage | V <sub>OL</sub> | _ | 0.4 | V | _ | | $(OV_{DD} = min, I_{OL} = 0.5 mA)$ | | | | | | #### Notes: - 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3. - 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. # 3.9.2 eSPI AC timing specifications This table provides the eSPI input and output AC timing specifications. Table 27. eSPI AC timing specifications<sup>3</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |--------------------------------------------------------|----------------------|------------------------------------------------------|---------------------------------------------------|------|---------| | SPI_MOSI output-Master data (internal clock) hold time | t <sub>NIKHOX</sub> | n1 + (t <sub>PLATFORM_CLK</sub> *<br>SPMODE[HO_ADJ]) | _ | ns | 1, 2, 4 | | SPI_MOSI output-Master data (internal clock) delay | t <sub>NIKHOV</sub> | _ | n2 + (t <sub>PLATFORM_CLK</sub> * SPMODE[HO_ADJ]) | ns | 1, 2, 4 | | SPI_CS outputs-Master data (internal clock) hold time | t <sub>NIKHOX2</sub> | 0 | _ | ns | 1 | | SPI_CS outputs-Master data (internal clock) delay | t <sub>NIKHOV2</sub> | _ | 6.0 | ns | 1 | Table continues on the next page... Table 27. eSPI AC timing specifications<sup>3</sup> (continued) | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------|---------------------|-----|-----|------|-------| | SPI inputs-Master data (internal clock) input setup time | t <sub>NIIVKH</sub> | 3.6 | _ | ns | _ | | SPI inputs-Master data (internal clock) input hold time | t <sub>NIIXKH</sub> | 0 | _ | ns | _ | | Clock-high time | t <sub>NIKCKH</sub> | 4 | _ | ns | | | Clock-low time | t <sub>NIKCKL</sub> | 4 | _ | ns | _ | #### Notes: - 1. See the chip reference manual for details about the SPMODE register. - 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 3. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{NIKHOV}$ symbolizes the NMSI outputs internal timing (NI) for the time $t_{SPI}$ memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V). - 4. n1 and n2 values are -1.0 and 1.0 respectively. This figure provides the AC test load for the eSPI. Figure 12. eSPI AC test load This figure provides the eSPI clock output timing diagram. Figure 13. eSPI clock output timing diagram 71 This figure represents the AC timing from Table 27 in master mode (internal clock). Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Also, note that the clock edge is selectable on eSPI. Figure 14. eSPI AC timing in master mode (internal clock) diagram ## NOTE SPICLK appears on the interface only after CS assertion. #### **DUART** interface 3.10 NXP Semiconductors This section describes the DC and AC electrical specifications for the DUART interface. #### **DUART DC electrical characteristics** 3.10.1 This table provides the DC electrical characteristics for the DUART interface at $DV_{DD}$ = 2.5 V. **Parameter Symbol** Min Max Unit **Notes** 1.7 Input high voltage $V_{IH}$ ٧ $V_{IL}$ 0.7 Input low voltage Input current ( $DV_{IN} = 0 V \text{ or } DV_{IN} = DV_{DD}$ ) 2 -50 +50 μΑ $I_{IN}$ ٧ Output high voltage (DV<sub>DD</sub> = min, $I_{OH}$ = -1 mA) 2.0 $V_{OH}$ v Output low voltage ( $DV_{DD} = min, I_{OL} = 1mA$ ) $V_{OL}$ 0.4 Table 28. DUART DC electrical characteristics(2.5 V)<sup>3</sup> Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 # Table 28. DUART DC electrical characteristics(2.5 V)<sup>3</sup> (continued) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------|--------|-----|-----|------|-------| |-----------|--------|-----|-----|------|-------| #### Notes: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $DV_{IN}$ respective values found in Table 3. - 2. The symbol DV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. This table provides the DC electrical characteristics for the DUART interface at $DV_{DD}$ = 1.8 V. Table 29. DUART DC electrical characteristics(1.8 V)<sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (DV <sub>IN</sub> = 0 V or DV <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -50 | +50 | μΑ | 2 | | Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Notes: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $DV_{IN}$ respective values found in Table 3. - 2. The symbol DV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. # 3.10.2 DUART AC electrical specifications This table provides the AC timing parameters for the DUART interface. Table 30. DUART AC timing specifications | Parameter | Value | Unit | Notes | |-------------------|------------------------------------|------|-------| | Minimum baud rate | f <sub>PLAT</sub> /(2 x 1,048,576) | baud | 1, 3 | | Maximum baud rate | f <sub>PLAT</sub> /(2 x 16) | baud | 1, 2 | #### Notes: - 1. f<sub>PLAT</sub> refers to the internal platform clock. - 2. The actual attainable baud rate is limited by the latency of interrupt processing. - 3. The middle of a start bit is detected as the eighth sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. 73 # 3.11 Ethernet interface, Ethernet management interface 1 and 2, IEEE Std 1588<sup>™</sup> This section provides the AC and DC electrical characteristics for the Ethernet controller and the Ethernet management interfaces. ### 3.11.1 SGMII electrical specifications See SGMII interface. ## 3.11.2 RGMII electrical specifications This section discusses the electrical characteristics for the RGMII interface. ### 3.11.2.1 RGMII DC electrical characteristics This table shows the DC electrical characteristics for the RGMII interface. Table 31. RGMII DC electrical characteristics $(LV_{DD} = 2.5 \text{ V})^3$ | Parameters | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | 1 | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | -50 | +50 | μΑ | 2 | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | _ | <sup>1.</sup> The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $LV_{IN}$ values found in Table 3. ### 3.11.2.2 RGMII AC timing specifications This table presents the RGMII AC timing specifications. Table 32. RGMII AC timing specifications $(LV_{DD} = 2.5 V)^8$ | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |--------------------------------------------|-----------------------|------|-----|------|------|-------| | Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub> | -750 | 0 | 1000 | ps | 7, 9 | | Data to clock input skew (at receiver) | t <sub>SKRGT_RX</sub> | 1.0 | _ | 2.6 | ns | 2 | | Clock period duration | t <sub>RGT</sub> | 7.2 | 8.0 | 8.8 | ns | 3 | Table continues on the next page... <sup>2.</sup> The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Recommended operating conditions. <sup>3.</sup> For recommended operating conditions, see Table 3. ### Table 32. RGMII AC timing specifications (LV<sub>DD</sub> = 2.5 V)<sup>8</sup> (continued) | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |----------------------------------------|-------------------------------------|-----|-----|------|------|-------| | Duty cycle for 10BASE-T and 100BASE-TX | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40 | 50 | 60 | % | 3, 4 | | Duty cycle for Gigabit | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45 | 50 | 55 | % | _ | | Rise time (20%-80%) | t <sub>RGTR</sub> | _ | _ | 0.75 | ns | 5, 6 | | Fall time (20%-80%) | t <sub>RGTF</sub> | _ | _ | 0.75 | ns | 5, 6 | #### Notes: - 1. In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. Note that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their device. If so, additional PCB delay is probably not needed. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. - 5. Applies to inputs and outputs. - 6. System/board must be designed to ensure this input requirement to the chip is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing. - 7. The frequency of ECn\_RX\_CLK (input) should not exceed the frequency of ECn\_GTX\_CLK (output) by more than 300 ppm. - 8. For recommended operating conditions, see Table 3. - 9. IEEE specification mandates tSKRGT\_TX = $\pm$ 0.5 ns. Per erratum A-005177, we see tSKRGT\_TX has a wider output skew range from -0.75 ns to 1.00 ns, which is larger than the specification asks for. If the device cannot cope with this wide skew, use RGMII at 100 Mbps or 10 Mbps, which allows larger maximum RX skews, or terminate 1000 Mbps RGMII links with PHYs that accommodate larger RX skews. **NOTE:** MAC10 is not impacted by erratum A-005177, and it meets industry specifications. This figure shows the RGMII AC timing and multiplexing diagrams. Figure 15. RGMII AC timing and multiplexing diagrams ### Warning NXP guarantees timings generated from the MAC. Board designers must ensure delays needed at the PHY or the MAC. # 3.11.3 Ethernet management interface (EMI) This section discusses the electrical characteristics for the EMI1 and EMI2 interfaces. Frame Manager's external GE MDIO configures external GE PHYs connected to EMI1 pins. Frame Manager's external 10GE MDIO configures external XFI, XAUI, and HiGig/HiGig2 PHY connected to EMI2 pins. The EMI1 interface timing is compatible with IEEE Std $802.3^{\text{TM}}$ clause 22 and EMI2 interface timing is compatible with IEEE Std $802.3^{\text{TM}}$ clause 45. # 3.11.3.1 Ethernet management interface 1 DC electrical characteristics The DC electrical characteristics for EMI1\_MDIO and EMI1\_MDC are provided in this section. Table 33. Ethernet management interface 1 DC electrical characteristics (LV<sub>DD</sub> = 2.5 V)<sup>3</sup> | Parameters | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | 1 | | Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | 50 | μΑ | 2 | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -50 | _ | μΑ | _ | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | _ | #### Notes: - 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3. - 2. The symbol VIN, in this case, represents the LV<sub>IN</sub> symbol referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. Table 34. Ethernet management interface 1 DC electrical characteristics (LV<sub>DD</sub> = 1.8 V)<sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.60 | ٧ | 1 | | Input current (LV <sub>IN</sub> = 0V or LV <sub>IN</sub> =LV <sub>DD</sub> ) | I <sub>IN</sub> | -50 | 50 | μΑ | 2 | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.40 | V | _ | #### Notes: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}/QV_{IN}$ values found in Table 3. - 2. The symbol VIN, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 3. # 3.11.3.2 Ethernet management interface 2 DC electrical characteristics Ethernet management interface 2 pins function as open drain I/Os. The interface conforms to 1.2 V nominal voltage levels. The DC electrical characteristics for EMI2\_MDIO and EMI2\_MDC are provided in this section. Table 35. Ethernet management interface 2 DC electrical characteristics (1.2 V)<sup>1</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 0.84 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.36 | V | _ | | Output low voltage (I <sub>OL</sub> = 100 μA) | V <sub>OL</sub> | _ | 0.2 | V | _ | | Output low current (V <sub>OL</sub> = 0.2 V) | I <sub>OL</sub> | 4 | _ | mA | _ | | Input capacitance | C <sub>IN</sub> | _ | 10 | pF | _ | #### Notes: 1. For recommended operating conditions, see Table 3. ### 3.11.3.3 Ethernet management interface 1 AC electrical specifications This table provides the Ethernet management interface 1 AC timing specifications. Table 36. Ethernet management interface 1 AC timing specifications<sup>5</sup> | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------|----------------------------------|-----|----------------------------------|------|-------| | MDC frequency | f <sub>MDC</sub> | _ | _ | 2.5 | MHz | 2 | | MDC clock pulse width high | t <sub>MDCH</sub> | 160 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | (5 x t <sub>enet_clk</sub> ) - 3 | _ | (5 x t <sub>enet_clk</sub> ) + 3 | ns | 3, 4 | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 8 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | #### Notes: - 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$ for outputs. For example, $t_{MDKHDX}$ symbolizes management data timing (MD) for the time $t_{MDC}$ from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, $t_{MDDVKH}$ symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the $t_{MDC}$ clock reference (K) going to the high (H) state or setup time. - 2. This parameter is dependent on the Ethernet clock frequency (MDIO\_CFG [MDIO\_CLK\_DIV] field determines the clock frequency of the MgmtClk Clock EC\_MDC). - 3. This parameter is dependent on the Ethernet clock frequency. The delay is equal to 5 Ethernet clock periods $\pm$ 3 ns. For example, with an Ethernet clock of 400 MHz, the min/max delay is 12.5 ns $\pm$ 3 ns. - 4. t<sub>enet clk</sub> is the Ethernet clock period (Frame Manager clock period). - 5. For recommended operating conditions, see Table 3. ## 3.11.3.4 Ethernet management interface 2 AC electrical characteristics This table provides the Ethernet management interface 2 AC timing specifications. Table 37. Ethernet management interface 2 AC timing specifications<sup>5</sup> | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------|----------------------------------|-----|----------------------------------|------|-------| | MDC frequency | f <sub>MDC</sub> | 2.5 | _ | _ | MHz | 2 | | MDC clock pulse width high | t <sub>MDCH</sub> | 160 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | (5 x t <sub>enet_clk</sub> ) - 3 | _ | (5 x t <sub>enet_clk</sub> ) + 3 | ns | 3, 4 | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 8 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | ### Notes: - 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for outputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{MDKHDX}$ symbolizes management data timing (MD) for the time $t_{MDC}$ from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, $t_{MDDVKH}$ symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the $t_{MDC}$ clock reference (K) going to the high (H) state or setup time. - 2. This parameter is dependent on the Ethernet clock frequency (MDIO\_CFG [MDIO\_CLK\_DIV] field determines the clock frequency of the MgmtClk Clock EC\_MDC). Table 37. Ethernet management interface 2 AC timing specifications<sup>5</sup> | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|-----|------|-------|--| | 3. This parameter is dependent on the Ethernet clock frequency. The delay is equal to 5 Ethernet clock periods $\pm$ 3 ns. For example, with an Ethernet clock of 400 MHz, the min/max delay is 12.5 ns $\pm$ 3 ns. | | | | | | | | | 4. t <sub>enet_clk</sub> is the Ethernet clock period (Frame Manager clock period). | | | | | | | | | 5. For recommended operating conditions, see Table 3. | | | | | | | | ### This figure shows the Ethernet management interface timing diagram Figure 16. Ethernet management interface timing diagram # 3.11.4 IEEE 1588 electrical specifications ### 3.11.4.1 IEEE 1588 DC electrical characteristics This table shows IEEE 1588 DC electrical characteristics when operating at $LV_{DD} = 2.5$ V supply. Table 38. IEEE 1588 DC electrical characteristics $(LV_{DD} = 2.5 \text{ V})^3$ | Parameters | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | 1 | | Input low voltage | $V_{IL}$ | _ | 0.70 | V | 1 | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | -50 | +50 | μΑ | 2 | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00 | LV <sub>DD</sub> + 0.3 | V | _ | Table continues on the next page... Table 38. IEEE 1588 DC electrical characteristics $(LV_{DD} = 2.5 \text{ V})^3$ (continued) | | Parameters | Symbol | Min | Max | Unit | Notes | |---|----------------------------------------------------------------|----------|-----------|------|------|-------| | Ī | Output low voltage (LV <sub>DD</sub> = min, $I_{OL}$ = 1.0 mA) | $V_{OL}$ | GND - 0.3 | 0.40 | ٧ | _ | - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $LV_{IN}$ values found in Table 3. - 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. This table shows IEEE 1588 DC electrical characteristics when operating at $LV_{DD} = 1.8$ V supply. Table 39. IEEE 1588 DC electrical characteristics $(LV_{DD} = 1.8 \text{ V})^3$ | Parameters | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | -50 | +50 | μΑ | 2 | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | _ | - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $LV_{IN}$ values found in Table 3. - 2. The symbol $LV_{IN}$ , in this case, represents the $LV_{IN}$ symbol referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. ## 3.11.4.2 IEEE 1588 AC specifications This table provides the IEEE 1588 AC timing specifications. Table 40. IEEE 1588 AC timing specifications<sup>5</sup> | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------|--------------------------------------------------------|-----|-----|-------------------------|------|-------| | TSEC_1588_CLK_IN clock period | t <sub>T1588CLK</sub> | 3.3 | _ | T <sub>RX_CLK</sub> x 7 | ns | 1, 3 | | TSEC_1588_CLK_IN duty cycle | t <sub>T1588CLKH</sub> /<br>t <sub>T1588CLK</sub> | 40 | 50 | 60 | % | 2 | | TSEC_1588_CLK_IN peak-to-peak jitter | t <sub>T1588CLKINJ</sub> | _ | _ | 250 | ps | _ | | Rise time TSEC_1588_CLK_IN (20% -80%) | t <sub>T1588CLKINR</sub> | 1.0 | | 2.0 | ns | _ | | Fall time TSEC_1588_CLK_IN (80% -20%) | t <sub>T1588CLKINF</sub> | 1.0 | _ | 2.0 | ns | _ | | TSEC_1588_CLK_OUT clock period | t <sub>T1588CLKOUT</sub> | 5.0 | _ | _ | ns | 4 | | TSEC_1588_CLK_OUT duty cycle | t <sub>T1588CLKOTH</sub> /<br>t <sub>T1588CLKOUT</sub> | 30 | 50 | 70 | % | _ | | TSEC_1588_PULSE_OUT1/2, | t <sub>T1588OV</sub> | 0.5 | _ | 3.0 | ns | _ | | TSEC_1588_ALARM_OUT1/2 | | | | | | | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 Table 40. IEEE 1588 AC timing specifications<sup>5</sup> (continued) | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------------|-------------------------|-------------------------------|-----|-----|------|-------| | TSEC_1588_TRIG_IN1/2 pulse width | t <sub>T1588TRIGH</sub> | 2 x t <sub>T1588CLK_MAX</sub> | | _ | ns | 3 | #### Notes: - 1.T<sub>RX\_CLK</sub> is the maximum clock period of ethernet receiving clock selected by TMR\_CTRL[CKSEL]. See the chip reference manual for a description of TMR\_CTRL registers. - 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the chip reference manual for a description of TMR\_CTRL registers. - 3. The maximum value of $t_{T1588CLK}$ is not only defined by the value of $t_{RX\_CLK}$ , but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of $t_{T1588CLK}$ will be 2800, 280, and 56 ns, respectively. - 4. There are 3 input clock sources for 1588 i.e. TSEC\_1588\_CLK\_IN, RTC and MAC clock / 2. When using TSEC\_1588\_CLK\_IN, the minimum clock period is 2 x $t_{T1588CLK}$ . - 5. For recommended operating conditions, see Table 3. This figure shows the data and command output AC timing diagram. **Note:** The output delay is counted starting at the rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is counted starting at the falling edge. Figure 17. IEEE 1588 output AC timing This figure shows the data and command input AC timing diagram. Figure 18. IEEE 1588 input AC timing ### 3.12 USB interface This section provides the AC and DC electrical specifications for the USB interface. 81 ### 3.12.1 USB DC electrical characteristics This table provides the DC electrical characteristics for the USB interface at $USB_HV_{DD} = 3.3 \text{ V}$ . Table 41. USB DC electrical characteristics (USB\_HV<sub>DD</sub> = 3.3 V) <sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | - | V | 1, 4 | | Input low voltage | V <sub>IL</sub> | - | 0.8 | V | 1, 4 | | Input current (USB_HV <sub>IN</sub> = 0 V or USB_HV <sub>IN</sub> = USB_HV <sub>DD</sub> ) | I <sub>IN</sub> | -100 | +100 | μΑ | 2, 4 | | Output high voltage (USB_HV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.8 | - | V | 5 | | Output low voltage (USB_HV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | - | 0.3 | V | 5 | #### Notes: - 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max USB\_HV<sub>IN</sub> values found in Table 3. - 2. The symbol USB\_HV<sub>IN</sub>, in this case, represents the USB\_HV<sub>IN</sub> symbol referenced in Recommended operating conditions - 3. For recommended operating conditions, see Table 3 - 4. These specifications only apply to the following pins: USB1\_PWRFAULT, USB2\_PWRFAULT, USB1\_UDM (full-speed mode), USB2\_UDM (full-speed mode), USB1\_UDP (full-speed mode), and USB2\_UDP (full-speed mode). - 5. This specification only applies to USB1\_DRVVBUS and USB2\_DRVVBUS pins. This table provides the DC electrical characteristics for the USBCLK at $OV_{DD} = 1.8 \text{ V}$ . Table 42. USBCLK DC electrical characteristics (1.8 V)<sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | - | V | 1 | | Input low voltage | V <sub>IL</sub> | - | 0.6 | V | 1 | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | - | ±100 | μΑ | 2 | #### Notes: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 3. - 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. ### 3.12.2 USB AC timing specifications This section describes the AC timing specifications for the on-chip USB PHY. See Chapter 7 in the *Universal Serial Bus Revision 2.0 Specification* for more information. This table provides the USB clock input (USBCLK) AC timing specifications. Table 43. USBCLK AC timing specifications<sup>1</sup> | Parameter | Condition | Symbol | Min | Тур | Max | Unit | Note<br>s | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------|-------|-----|------|------|-----------| | Frequency range | - | f <sub>USB_CLK_IN</sub> | - | 24 | - | MHz | - | | Rise/Fall time | Measured between 10% and 90% | t <sub>USRF</sub> | - | - | 6 | ns | 2 | | Clock frequency tolerance | - | t <sub>CLK_TOL</sub> | -0.01 | 0 | 0.01 | % | - | | Reference clock duty cycle | Measured at rising edge and/or failing edge at OV <sub>DD</sub> /2 | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | - | | Total input jitter/time interval error | RMS value measured with a second-order, band-pass filter of 500 kHz to 4 MHz bandwidth at 10 <sup>-12</sup> BER | t <sub>CLK_PJ</sub> | - | - | 5 | ps | - | #### Notes: #### Integrated flash controller 3.13 This section describes the DC and AC electrical specifications for the integrated flash controller. #### Integrated flash controller DC electrical characteristics 3.13.1 This table provides the DC electrical characteristics for the integrated flash controller when operating at $OV_{DD} = 1.8 \text{ V}$ . Table 44. Integrated flash controller DC electrical characteristics (1.8 V)<sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | - | V | 1 | | Input low voltage | V <sub>IL</sub> | - | 0.6 | V | 1 | | Input current | I <sub>IN</sub> | -50 | +50 | μΑ | 2 | | $(V_{IN} = 0 \text{ V or } V_{IN} = OV_{DD})$ | | | | | | | Output high voltage | V <sub>OH</sub> | 1.35 | - | V | - | | $OV_{DD} = min, I_{OH} = -0.5 mA$ | | | | | | | Output low voltage | V <sub>OL</sub> | - | 0.4 | V | - | | $(OV_{DD} = min, I_{OL} = 0.5 mA)$ | | | | | | <sup>1.</sup> The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3. <sup>1.</sup> For recommended operating conditions, see Table 3 <sup>2.</sup> System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing. <sup>2.</sup> The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Recommended operating conditions. <sup>3.</sup> For recommended operating conditions, see Table 3. ## 3.13.2 Integrated flash controller AC timing This section describes the AC timing specifications for the integrated flash controller. ### 3.13.2.1 Test condition This figure provides the AC test load for the integrated flash controller. Figure 19. Integrated flash controller AC test load ### 3.13.2.2 Integrated flash controller AC timing specifications All output signal timings are relative to the falling edge of any IFC\_CLK. The external circuit must use the rising edge of the IFC\_CLKs to latch the data. All input timings are relative to the rising edge of IFC\_CLKs. This table describes the timing specifications of the integrated flash controller interface. | Table 45. | Integrated flash contro | oller timing specification | $1.8 \text{ (OV}_{DD} = 1.8 \text{ V})^{5}$ | |-----------|-------------------------|----------------------------|---------------------------------------------| |-----------|-------------------------|----------------------------|---------------------------------------------| | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-----------------------------------------|-------------------------------------|-----|-----|------|-------| | IFC_CLK cycle time | t <sub>IBK</sub> | 10 | - | ns | - | | IFC_CLK duty cycle | t <sub>IBKH</sub> /t <sub>IBK</sub> | 45 | 55 | % | - | | IFC_CLK[n] skew to IFC_CLK[m] | t <sub>IBKSKEW</sub> | - | 150 | ps | 2 | | Input setup | t <sub>IBIVKH</sub> | 4 | - | ns | - | | Input hold | t <sub>IBIXKH</sub> | 1 | - | ns | - | | Output delay | t <sub>IBKLOV</sub> | - | 2.5 | ns | - | | Output hold | t <sub>IBKLOX</sub> | -2 | - | ns | 4 | | IFC_CLK to output high impedance for AD | t <sub>IBKLOZ</sub> | - | 2 | ns | 3 | <sup>1.</sup> All signals are measured from OV<sub>DD</sub>/2 of rising/falling edge of IFC\_CLK to OV<sub>DD</sub>/2 of the signal in question. <sup>2.</sup> Skew measured between different IFC\_CLK signals at OV<sub>DD</sub>/2. Table 45. Integrated flash controller timing specifications $(OV_{DD} = 1.8 \text{ V})^5$ | Parameter Symbol <sup>1</sup> Min Max Unit | | | | | | | |-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total cu | | | | | | | | delivered through the component pin is less than or equal to the leakage current specification. | | | | | | | | 4. Here the negative sign means output transit happens earlier than the falling edge of IFC_CLK. | | | | | | | | 5. For recommended operating conditions, see Table 3. | | | | | | | This figure shows the AC timing diagram. Figure 20. Integrated flash controller signals The figure above applies to all the controllers that IFC supports. - For input signals, the AC timing data is used directly for all controllers. - For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. This figure shows how the AC timing diagram applies to GPCM. The same principle also applies to other controllers of IFC. Figure 21. GPCM output timing diagram<sup>1, 2</sup> ### Notes for figure: - $1.\ t_{aco},\, t_{rad}, t_{eahc}, t_{eadc},\, t_{acse},\, t_{cs},\, t_{ch}, t_{wp} \ are \ programmable. \ See \ the \ chip \ reference \ manual.$ - 2. For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. # 3.14 Enhanced secure digital host controller (eSDHC) This section describes the DC and AC electrical specifications for the eSDHC interface. ### 3.14.1 eSDHC DC electrical characteristics This table provides the DC electrical characteristics for the eSDHC interface. Table 46. eSDHC interface DC electrical characteristics (dual-voltage cards)<sup>3</sup> | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |------------------------------|----------------------------------|-------------------------------------------------|-------------------------|-----------------------|------|-------| | Input high voltage | V <sub>IH</sub> | - | 0.7 x V <sub>DD</sub> | - | V | 1 | | Input low voltage | V <sub>IL</sub> | - | - | 0.2 x V <sub>DD</sub> | V | 1 | | Input/Output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | - | -50 | 50 | μΑ | - | | Output high voltage | V <sub>OH</sub> | $I_{OH}$ = -100 $\mu$ A at $V_{DD}$ min | V <sub>DD</sub> - 0.2 V | - | V | - | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 100 μA at V <sub>DD</sub> min | - | 0.2 | V | - | Table continues on the next page... ### Table 46. eSDHC interface DC electrical characteristics (dual-voltage cards)<sup>3</sup> (continued) | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |---------------------|-----------------|---------------------------|-----------------------|-----|------|-------| | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 μA | V <sub>DD</sub> - 0.2 | - | V | 2 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | - | 0.3 | V | 2 | - 1. The min $V_{IL}$ and $V_{IH}$ values are based on the respective min and max $V_{IN}$ values found in Table 3. - 2. Open-drain mode is for MMC cards only. - 3. For recommended operating conditions, see Table 3. - 4. SDHC interface is powered by $OV_{DD}$ and $CV_{DD}$ . The $V_{DD}$ and $V_{IN}$ in the table above should be replaced by the respective I/O power supply. # 3.14.2 eSDHC AC timing specifications This table provides the eSDHC AC timing specifications as defined in Figure 22 and Figure 23 ( $OV_{DD}/CV_{DD} = 1.8 \text{ V or } 3.3 \text{ V}$ ). Table 47. eSDHC AC timing specifications (High Speed/Full Speed)<sup>6</sup> | f <sub>SCK</sub> | 0 | 25/50 | NAL I | | |---------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 20,00 | MHz | 2, 4 | | | | 20/52 | | | | t <sub>SCKL</sub> | 10/7 | _ | ns | 4 | | t <sub>SCKH</sub> | 10/7 | _ | ns | 4 | | t <sub>SCKR/</sub> | _ | 3 | ns | 4 | | t <sub>SCKF</sub> | | | | | | t <sub>NIIVKH</sub> | 2.5 | _ | ns | 3, 4, 5 | | t <sub>NIIXKH</sub> | 2.5 | _ | ns | 4, 5 | | t <sub>NIKHOX</sub> | -3 | _ | ns | 4, 5 | | t <sub>NIKHOV</sub> | _ | 3 | ns | 4, 5 | | | tsckh tsckf/ tsckf tniivkh tniixkh | t <sub>SCKL</sub> 10/7 t <sub>SCKH</sub> 10/7 t <sub>SCKR/</sub> — t <sub>SCKF</sub> t <sub>NIIVKH</sub> 2.5 t <sub>NIIXKH</sub> 2.5 t <sub>NIKHOX</sub> -3 | t <sub>SCKL</sub> 10/7 — t <sub>SCKH</sub> 10/7 — t <sub>SCKH</sub> 3 t <sub>SCKF</sub> 10/7 — t <sub>SCKR</sub> 5 t <sub>NIIVKH</sub> 2.5 — t <sub>NIIXKH</sub> 2.5 — t <sub>NIKHOX</sub> -3 — | t <sub>SCKL</sub> 10/7 — ns t <sub>SCKH</sub> 10/7 — ns t <sub>SCKR</sub> / — 3 ns t <sub>SCKF</sub> t <sub>NIIVKH</sub> 2.5 — ns t <sub>NIIVKH</sub> 2.5 — ns t <sub>NIIXKH</sub> 2.5 — ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and <sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high-speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that in general, the clock reference symbol is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. In full-speed mode, the clock frequency value can be 0-25 MHz for an SD/SDIO card and 0-20 MHz for an MMC card. In high-speed mode, the clock frequency value can be 0-50 MHz for an SD/SDIO card and 0-52 MHz for an MMC card. - 3. To satisfy setup timing, one-way board-routing delay between Host and Card, on SDHC\_CLK, SDHC\_CMD, and SDHC\_DATx should not exceed 1 ns for any high speed MMC card. For any high speed or default speed mode SD card, the one way board routing delay between Host and Card, on SDHC\_CLK, SDHC\_CMD, and SDHC\_DATx should not exceed 1.5ns. - 4. $C_{CARD} \le 10$ pF, (1 card), and $C_{L} = C_{BUS} + C_{HOST} + C_{CARD} \le 40$ pF. Table 47. eSDHC AC timing specifications (High Speed/Full Speed)<sup>6</sup> | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | | | |------------------------------------------------------------------------|---------------------|-----|-----|------|-------|--|--| | 5. The parameter values apply to both full-speed and high-speed modes. | | | | | | | | | 6. For recommended operating conditions, see Table 3. | | | | | | | | This figure provides the eSDHC clock input timing diagram. Figure 22. eSDHC clock input timing diagram This figure provides the data and command input/output timing diagram. $VM = Midpoint voltage (OV_{DD}/2)$ Figure 23. eSDHC data and command input/output timing diagram referenced to clock This table provides the eSDHC AC timing specifications for eMMC HS200 mode as defined in Figure 24 ( $EV_{DD}/CV_{DD} = 1.8 \text{ V}$ ). Table 48. eSDHC AC timing (eMMC HS200) | Para | meter | Symbol | Min | Max | Units | Notes | |---------------------------------------------------------------------------------------|-----------------|------------------------------------------|-------|-----|------------------|-------| | SDHC_CLK clock frequency | eMMC HS200 mode | f <sub>SCK</sub> | _ | 175 | MHz | _ | | SDHC_CLK duty cycle | | _ | 47 | 53 | % | _ | | SDHC_CLK clock rise and fall time | es | t <sub>SCKR</sub> /<br>t <sub>SCKF</sub> | _ | 1 | ns | 1 | | Output hold time: SDHC_CLK to SDHC_CMD, SDHC DATx valid, SDHC_CMD_DIR, SDHC_DATx_DIR | eMMC HS200 mode | t <sub>NIKHOX</sub> | 1.6 | _ | ns | _ | | Output delay time: SDHC_CLK to SDHC_CMD, SDHC DATx valid, SDHC_CMD_DIR, SDHC_DATx_DIR | eMMC HS200 mode | t <sub>NIKHOV</sub> | _ | 3.9 | ns | _ | | Input data window (UI) | eMMC HS200 mode | t <sub>IDV</sub> | 0.475 | _ | Unit<br>interval | _ | #### Notes: - 1. $C_L = C_{BUS} + C_{HOST} + C_{CARD} \le 10 \text{ pF}.$ - 2. For recommended operating conditions, see Table 3. This figure provides the HS200 mode timing diagram. Figure 24. eMMC HS200 mode timing diagram **QorlQ T2080 Data Sheet, Rev. 3, 03/2018** 89 # 3.15 Multicore programmable interrupt controller (MPIC) This section describes the DC and AC electrical specifications for the multicore programmable interrupt controller. ## 3.15.1 MPIC DC specifications This figure provides the DC electrical characteristics for the MPIC interface. Table 49. MPIC DC electrical characteristics $(OV_{DD} = 1.8 \text{ V})^3$ | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | - | ٧ | 1 | | Input low voltage | V <sub>IL</sub> | - | 0.6 | ٧ | 1 | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | -50 | +50 | μΑ | 2 | | Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | - | ٧ | - | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | - | 0.4 | ٧ | - | #### Note: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $OV_{IN}$ respective values found in Table 3. - 2. The symbol $OV_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 3. - 3. For recommended operating conditions, see Table 3. # 3.15.2 MPIC AC timing specifications This table provides the MPIC input and output AC timing specifications. Table 50. MPIC Input AC timing specifications<sup>2</sup> | Characteristic | Symbol | Min | Max | Unit | Notes | |---------------------------------|--------------------|-----|-----|---------|-------| | MPIC inputs-minimum pulse width | t <sub>PIWID</sub> | 3 | - | SYSCLKs | 1 | <sup>1.</sup> MPIC inputs and outputs are asynchronous to any visible clock. MPIC outputs must be synchronized before use by any external synchronous logic. MPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode. 2. For recommended operating conditions, see Table 3. ### 3.16 JTAG controller This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface. ### 3.16.1 JTAG DC electrical characteristics This table provides the JTAG DC electrical characteristics. Table 51. JTAG DC electrical characteristics $(OV_{DD} = 1.8V)^3$ | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|----------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | - | V | 1 | | Input low voltage | V <sub>IL</sub> | - | 0.6 | V | 1 | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | - | -100/+50 | μΑ | 2, 4 | | Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | - | V | - | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | - | 0.4 | V | - | #### Notes: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 3. - 2. The symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol found in Table 3. - 3. For recommended operating conditions, see Table 3. - 4. TDI, TMS, and TRST\_B have internal pull-ups per the IEEE Std. 1149.1 specification. ## 3.16.2 JTAG AC timing specifications This table provides the JTAG AC timing specifications as defined in Figure 25 through Figure 28. Table 52. JTAG AC timing specifications<sup>4</sup> | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |---------------------------------------------------|--------------------------------------|-----|------|------|-------| | JTAG external clock frequency of operation | $f_{JTG}$ | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> /t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST_B assert time | t <sub>TRST</sub> | 25 | _ | ns | 2 | | Input setup times | t <sub>JTDVKH</sub> | 4 | _ | ns | 5 | | Input hold times | t <sub>JTDXKH</sub> | 10 | _ | ns | _ | | Output valid times | t <sub>JTKLDV</sub> | | | ns | 3 | | Boundary-scan data | | _ | 15 | | | | TDO | | _ | 10 | | | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 Table 52. JTAG AC timing specifications<sup>4</sup> (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------|---------------------|-----|-----|------|-------| | Output hold times | t <sub>JTKLDX</sub> | 0 | _ | ns | 3 | #### Notes: - 1. The symbols used for timing specifications follow the pattern $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)(reference)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$ for outputs. For example, $t_{JTDVKH}$ symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the $t_{JTG}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{JTDXKH}$ symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the $t_{JTG}$ clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2.TRST\_B is an asynchronous level sensitive signal. The setup time is for test purposes only. - 3. All outputs are measured from the midpoint voltage of the falling edge of $t_{TCLK}$ to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$ load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 4. For recommended operating conditions, see Table 3. - 5. LP\_TMP\_DETECT pin requires 9.5ns input setup time for the board JTAG test to go through runTESTIdle. This figure provides the AC test load for TDO and the boundary-scan outputs of the device. Figure 25. AC test load for the JTAG interface This figure provides the JTAG clock input timing diagram. $VM = Midpoint voltage (OV_{DD}/2)$ Figure 26. JTAG clock input timing diagram QorlQ T2080 Data Sheet, Rev. 3, 03/2018 This figure provides the TRST\_B timing diagram. Figure 27. TRST\_B timing diagram This figure provides the boundary-scan timing diagram. Figure 28. Boundary-scan timing diagram # 3.17 I<sup>2</sup>C interface This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface. # 3.17.1 I<sup>2</sup>C DC electrical characteristics This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces operating at 2.5V. Table 53. $I^2C$ DC electrical characteristics (DV<sub>DD</sub> = 2.5V)<sup>5</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.7 | - | V | 1 | | Input low voltage | V <sub>IL</sub> | - | 0.7 | V | 1 | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 3 mA) | V <sub>OL</sub> | 0 | 0.4 | V | 2 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 3 | | Input current each I/O pin (input voltage is between 0.1 x $OV_{DD}$ and 0.9 x $OV_{DD}$ (max) | I <sub>I</sub> | -50 | 50 | μΑ | 4 | | Capacitance for each I/O pin | Cı | - | 10 | pF | - | #### Notes: - The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3. - 2. The output voltage (open drain or open collector) condition = 3 mA sink current. - 3. See the chip reference manual for information about the digital filter used. - 4. I/O pins obstruct the SDA and SCL lines if OV<sub>DD</sub> is switched off. - 5. For recommended operating conditions, see Table 3. This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces operating at 1.8V. Table 54. $I^2C$ DC electrical characteristics (DV<sub>DD</sub> = 1.8V)<sup>4</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------|---------------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | - | V | 1 | | Input low voltage | V <sub>IL</sub> | - | 0.6 | V | 1 | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | 0 | 0.36 | V | | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 2 | | Input current each I/O pin (input voltage is between 0.1 x $OV_{DD}$ and 0.9 x $OV_{DD}$ (max) | l <sub>l</sub> | -50 | 50 | μΑ | 3 | | Capacitance for each I/O pin | Cı | - | 10 | pF | - | #### Notes: - 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3. - 2. See the chip reference manual for information about the digital filter used. - 3. I/O pins obstruct the SDA and SCL lines if $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$ is switched off. - 4. For recommended operating conditions, see Table 3. # 3.17.2 I<sup>2</sup>C AC timing specifications This table provides the AC timing parameters for the I<sup>2</sup>C interfaces. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 **NXP Semiconductors** 93 ### Table 55. I<sup>2</sup>C AC timing specifications<sup>5</sup> | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------|---------------------|------------------------|-----|------|-------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | 2 | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | - | μs | - | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | - | μs | - | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | - | μs | - | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | - | μs | - | | Data setup time | t <sub>I2DVKH</sub> | 100 | - | ns | - | | Data input hold time: | t <sub>I2DXKL</sub> | | | μs | 3 | | CBUS compatible masters | 5 | - | - | | | | I <sup>2</sup> C bus devices | 5 | 0 | - | | | | Data output delay time | t <sub>I2OVKL</sub> | - | 0.9 | μs | 4 | | Setup time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | - | μs | - | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | - | μs | - | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | 0.1 x OV <sub>DD</sub> | - | V | - | | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | 0.2 x OV <sub>DD</sub> | - | V | - | | Capacitive load for each bus line | Cb | - | 400 | pF | - | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ (reference)(state) for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$ for outputs. For example, $t_{I2DVKH}$ symbolizes $I^2C$ timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the $t_{I2C}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{I2SXKL}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the $t_{I2C}$ clock reference (K) going to the low (L) state or hold time. Also, $t_{I2PVKH}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the $t_{I2C}$ clock reference (K) going to the high (H) state or setup time. - 2. The requirements for I<sup>2</sup>C frequency calculation must be followed. See *Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL* (AN2919). - 3. As a transmitter, the chip provides a delay time of at least 300 ns for the SDA signal (referred to the $V_{IHmin}$ of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the chip acts as the $I^2$ C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the chip does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the chip as transmitter, see *Determining the I^2C Frequency Divider Ratio for SCL* (AN2919). - 4. The maximum t<sub>I2OVKL</sub> has to be met only if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal. - 5. For recommended operating conditions, see Table 3. This figure provides the AC test load for the I<sup>2</sup>C. Figure 29. I<sup>2</sup>C AC test load This figure shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 30. I<sup>2</sup>C Bus AC timing diagram ### 3.18 GPIO interface This section describes the DC and AC electrical characteristics for the GPIO interface. ### 3.18.1 GPIO DC electrical characteristics This table provides the DC electrical characteristics for GPIO pins operating at $LV_{DD}$ = 2.5 V. **Parameter Symbol** Min Max Unit **Notes** $V_{\mathsf{IH}}$ Input high voltage 1.7 ٧ $V_{IL}$ Input low voltage 0.7 Input current $(V_{IN} = 0 V \text{ or } V_{IN} = LV_{DD})$ -50 +50 μΑ $I_{IN}$ Output high voltage $V_{OH}$ 2.0 ٧ $(LV_{DD} = min, I_{OH} = -1 mA)$ Table 56. GPIO DC electrical characteristics (2.5 V)<sup>3</sup> Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 Table 56. GPIO DC electrical characteristics (2.5 V)<sup>3</sup> (continued) | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------|-----------------|-----|-----|------|-------| | Output low voltage | V <sub>OL</sub> | - | 0.4 | V | - | | $(LV_{DD} = min, I_{OL} = 1 mA)$ | | | | | | - 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3. - 2. The symbol $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Recommended operating conditions. - 3. For recommended operating conditions, see Table 3. This table provides the DC electrical characteristics for GPIO pins operating at $LV_{DD}$ or $OV_{DD}$ = 1.8 V. Table 57. GPIO DC electrical characteristics (1.8 V)<sup>3</sup> | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | - | V | 1 | | Input low voltage | V <sub>IL</sub> | - | 0.6 | V | 1 | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = L/OV <sub>DD</sub> ) | I <sub>IN</sub> | - | ±50 | μΑ | 2 | | Output high voltage | V <sub>OH</sub> | 1.35 | - | V | - | | $(L/OV_{DD} = min, I_{OH} = -0.5 mA)$ | | | | | | | Output low voltage | V <sub>OL</sub> | - | 0.4 | V | - | | $(L/OV_{DD} = min, I_{OL} = 0.5 mA)$ | | | | | | <sup>1.</sup> The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max L/OV<sub>IN</sub> values found in Table 3. # 3.18.2 GPIO AC timing specifications This table provides the GPIO input and output AC timing specifications. Table 58. GPIO input AC timing specifications<sup>2</sup> | Parameter | Symbol | Min | Unit | Notes | |---------------------------------|--------------------|-----|------|-------| | GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20 | ns | 1 | #### Notes: - 1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation. - 2. For recommended operating conditions, see Table 3. This figure provides the AC test load for the GPIO. <sup>2.</sup> The symbol V<sub>IN</sub>, in this case, represents the L/OV<sub>IN</sub> symbol referenced in Recommended operating conditions. <sup>3.</sup> For recommended operating conditions, see Table 3. 97 Figure 31. GPIO AC test load # 3.19 High-speed serial interfaces (HSSI) The chip features a serializer/deserializer (SerDes) interface to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express, SATA, Serial RapidIO, XAUI, XFI, Aurora, HiGig, SGMII and QSGMII data transfers. This section describes the common portion of SerDes DC electrical specifications: the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter (Tx) and receiver (Rx) reference circuits are also shown. ### 3.19.1 Signal terms definition The SerDes utilizes differential signaling to transfer data across the serial link. This section defines the terms that are used in the description and specification of differential signals. This figure shows how the signals are defined. For illustration purposes only, one SerDes lane is used in the description. This figure shows the waveform for either a transmitter output (SD\_TXn\_P and SD\_TXn\_N) or a receiver input (SD\_RXn\_P and SD\_RXn\_N). Each signal swings between A volts and B volts where A > B. Figure 32. Differential voltage definitions for transmitter or receiver Using this waveform, the definitions are as shown in the following list. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment: #### **Single-Ended Swing** The transmitter output signals and the receiver input signals SD\_TX*n*\_P, SD\_TX*n*\_N, SD\_RX*n*\_P and SD\_RX*n*\_N each have a peak-to-peak swing of A - B volts. This is also referred as each signal wire's single-ended swing. ### Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing) The differential output voltage (or swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SD\_TXn\_P}$ - $V_{SD\_TXn\_N}$ . The $V_{OD}$ value can be either positive or negative. ### Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing) The differential input voltage (or swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SD\_RXn\_P}$ - $V_{SD\_RXn\_N}$ . The $V_{ID}$ value can be either positive or negative. ### Differential Peak Voltage, VDIFFD The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage, $V_{DIFFp} = |A - B|$ volts. ### Differential Peak-to-Peak, $V_{DIFFp-p}$ Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A - B to -(A - B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage, $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A - B)|$ volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-to-peak voltage can also be calculated as $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ . #### **Differential Waveform** The differential waveform is constructed by subtracting the inverting signal (SD\_TX*n*\_N, for example) from the non-inverting signal (SD\_TX*n*\_P, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. See Figure 37 as an example for differential waveform. ### Common Mode Voltage, V<sub>cm</sub> The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output, $V_{cm\_out} = (V_{SD\_TXn\_P} + V_{SD\_TXn\_N}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions. To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and TD\_B. If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or TD\_B) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output's differential swing ( $V_{\rm OD}$ ) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and -500 mV. In other words, $V_{\rm OD}$ is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage ( $V_{\rm DIFFp}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{\rm DIFFp-p}$ ) is 1000 mV p-p. ### 3.19.2 SerDes reference clocks The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD1\_REF\_CLK[1:2]\_P and SD1\_REF\_CLK[1:2]\_N for SerDes 1, SD2\_REF\_CLK[1:2]\_P and SD2\_REF\_CLK[1:2]\_N for SerDes 2. SerDes 1-2 may be used for various combinations of the following IP blocks based on the RCW Configuration field SRDS\_PRTCLn: - SerDes 1: SGMII (1.25 and 3.125 GBaud), PEX3 (2.5, 5 and 8 GT/s), PEX4 (2.5 and 5 GT/s), HiGig/HiGig2 (3.125GBaud), HiGig/HiGig2 (3.75GBaud) or XAUI (3.125GBaud)XFI (10.3125 GBaud only), 1000Base-KX (3.125GBaud), 10GBase-KR (10.3125 GBaud only) - SerDes 2: PEX1 (2.5, 5 and 8 GT/s), PEX2 (2.5 and 5 GT/s), Aurora (2.5 and 5 GBaud), SATA1/2 (1.5 and 3.0 Gbps) and SRIO1/2 (2.5, 3.125 and 5 GBaud) The following sections describe the SerDes reference clock requirements and provide application information. ### 3.19.2.1 SerDes spread-spectrum clock source recommendations SDn\_REF\_CLKn\_P/SDn\_REF\_CLKn\_N are designed to work with spread-spectrum clock for PCI Express protocol only with the spreading specification defined in Table 59. When using spread-spectrum clocking for PCI Express, both ends of the link partners should use the same reference clock. For best results, a source without significant unintended modulation must be used. For SATA protocol, the SerDes transmitter does not support spread-spectrum clocking. The SerDes receiver does support spread-spectrum clocking on receive, which means the SerDes receiver can receive data correctly from a SATA serial link partner using spread-spectrum clocking The spread-spectrum clocking cannot be used if the same SerDes reference clock is shared with other non-spread-spectrum supported protocols. For example, if the spread-spectrum clocking is desired on a SerDes reference clock for PCI Express and the same reference clock is used for any other protocol such as SATA/SGMII/QSGMII/SRIO/XAUI due to the SerDes lane usage mapping option, spread-spectrum clocking cannot be used at all. Table 59. SerDes spread-spectrum clock source recommendations<sup>1</sup> | Parameter | Min | Max | Unit | Notes | |----------------------|-----|------|------|-------| | Frequency modulation | 30 | 33 | kHz | - | | Frequency spread | +0 | -0.5 | % | 2 | #### Notes: ### 3.19.2.2 SerDes reference clock receiver characteristics This figure shows a receiver reference diagram of the SerDes reference clocks. <sup>1.</sup> At recommended operating conditions. See Table 3. <sup>2.</sup> Only down-spreading is allowed. Figure 33. Receiver of SerDes reference clocks The characteristics of the clock signals are as follows: - The SerDes transceivers core power supply voltage requirements (SV<sub>DD</sub>n) are as specified in Recommended operating conditions. - The SerDes reference clock receiver reference circuit structure is as follows: - The SD*n*\_REF\_CLK*n*\_P and SD*n*\_REF\_CLK*n*\_N are internally AC-coupled differential inputs as shown in Figure 33. Each differential clock input (SD*n*\_REF\_CLK*n*\_P or SD*n*\_REF\_CLK*n*\_N) has on-chip 50-Ω termination to SGND*n*followed by on-chip AC-coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. See the differential mode and single-ended mode descriptions below for detailed requirements. - The maximum average current requirement also determines the common mode voltage range. - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V ÷ 50 = 8 mA) while the minimum common mode input level is 0.1 V above SGNDn. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0-0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SDn\_REF\_CLKn\_P and SDn\_REF\_CLKn\_N inputs cannot drive 50 $\Omega$ to SGNDn DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled off-chip. - The input amplitude requirement is described in detail in the following sections. ### 3.19.2.3 DC-level requirement for SerDes reference clocks The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below. ### Differential mode: - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-to-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection. - For an external DC-coupled connection, as described in SerDes reference clock receiver characteristics, the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. Figure 34 shows the SerDes reference clock input requirement for DC-coupled connection scheme. ### Figure 34. Differential reference clock input DC requirements (external DC-coupled) • For an external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Because the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different common mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGNDn. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (SGNDn). Figure 35 shows the SerDes reference clock input requirement for AC-coupled connection scheme. Figure 35. Differential reference clock input DC requirements (external AC-coupled) Single-ended mode: - The reference clock can also be single-ended. The SDn\_REF\_CLKn\_P input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-to-peak (from $V_{MIN}$ to $V_{MAX}$ ) with SDn\_REF\_CLKn\_N either left unconnected or tied to ground. - The SDn\_REF\_CLKn\_P input average voltage must be between 200 and 400 mV. Figure 36 shows the SerDes reference clock input requirement for single-ended signaling mode. - To meet the input amplitude requirement, the reference clock inputs may need to be DC- or AC-coupled externally. For the best noise performance, the reference of the clock could be DC- or AC-coupled into the unused phase (SDn\_REF\_CLKn\_N) through the same source impedance as the clock input (SDn\_REF\_CLKn\_P) in use. Figure 36. Single-ended reference clock input DC requirements # 3.19.2.4 AC requirements for SerDes reference clocks This table lists the AC requirements for SerDes reference clocks for protocols running at data rates up to 8 GBaud. This includes PCI Express (2.5, 5 and 8 GT/s), SGMII (1.25GBaud), 2.5x SGMII (3.125 GBaud), Serial RapidIO (2.5, 3.125 and 5 GBaud), Aurora (2.5 and 5 GBaud), HiGig/ HiGig2 (3.125 GBaud), HiGig/HiGig2 (3.75 GBaud), XAUI (3.125 GBaud), SATA (1.5 and 3 Gbps), 1000Base-KX (3.125 GBaud) and SerDes reference clocks to be guaranteed by the customer's application design. Table 60. SDn\_REF\_CLKn\_P/SDn\_REF\_CLKn\_N input clock requirements (SV<sub>DD</sub>n = 1.0 V)<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|----------------|------|-----------|--------| | SDn_REF_CLKn_P/SDn_REF_CLKn_N frequency range | t <sub>CLK_REF</sub> | - | 100/125/156.25 | - | MHz | 2 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N clock frequency tolerance | t <sub>CLK_TOL</sub> | -300 | - | 300 | ppm | 3 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N clock frequency tolerance | t <sub>CLK_TOL</sub> | -100 | - | 100 | ppm | 4 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N reference clock duty cycle | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | 5 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N max deterministic peak-to-peak jitter at 10 <sup>-6</sup> BER | t <sub>CLK_DJ</sub> | - | - | 42 | ps | - | | SDn_REF_CLKn_P/SDn_REF_CLKn_N total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at refClk input) | t <sub>CLK_TJ</sub> | - | - | 86 | ps | 6 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N 10 kHz to 1.5 MHz RMS jitter | t <sub>REFCLK-LF-RMS</sub> | - | - | 3 | ps<br>RMS | 7 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N > 1.5 MHz to Nyquist RMS jitter | t <sub>REFCLK-HF-RMS</sub> | - | - | 3.1 | ps<br>RMS | 7 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N RMS reference clock jitter | t <sub>REFCLK-RMS-DC</sub> | - | - | 1 | ps<br>RMS | 8 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N rising/ falling edge rate | t <sub>CLKRR</sub> /t <sub>CLKFR</sub> | 1 | - | 4 | V/ns | 9 | | Differential input high voltage | V <sub>IH</sub> | 200 | - | - | mV | 5 | | Differential input low voltage | V <sub>IL</sub> | - | - | -200 | mV | 5 | | Rising edge rate (SDn_REF_CLKn_P) to falling edge rate (SDn_REF_CLKn_P) matching | Rise-Fall<br>Matching | - | - | 20 | % | 10, 11 | #### Notes: - 1. For recommended operating conditions, see Table 3. - 2. Caution: Only 100, 125 and 156.25 have been tested. In-between values do not work correctly with the rest of the system. - 3. For PCI Express (2.5, 5, 8 GT/s) - 4. For SGMII, 2.5x SGMII, QSGMII, sRIO, HiGig/HiGig2, XAUI - 5. Measurement taken from differential waveform - 6. Limits from PCI Express CEM Rev 2.0 - 7. For PCI Express-5 GT/s, per PCI Express base specification rev 3.0 - 8. For PCI-Express-8 GT/s, per PCI-Express base specification rev 3.0 - 9. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLKn\_P minus SDn\_REF\_CLKn\_N). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 37. Table 60. SDn\_REF\_CLKn\_P/SDn\_REF\_CLKn\_N input clock requirements (SV<sub>DD</sub>n = 1.0 V)<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------|--------|-----|-----|-----|------|-------| | | - , | | 71 | | | | <sup>10.</sup> Measurement taken from single-ended waveform This table lists the AC requirements for SerDes reference clocks for protocols running at data rates greater than 8 GBaud. This includes XFI (10.3125 GBaud) and 10GBase-KR (10.3125 GBaud), SerDes reference clocks to be guaranteed by the customer's application design. Table 61. SDn\_REF\_CLKn\_P/SDn\_REF\_CLKn\_N input clock requirements $(SV_{DD}n = 1.0 \text{ V})^1$ | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------------------------------------------------------------------------|-----------------------|------|--------|------|--------|-------| | SDn_REF_CLKn_P/SDn_REF_CLKn_N frequency range | t <sub>CLK_REF</sub> | - | 156.25 | - | MHz | 2 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N clock frequency tolerance | t <sub>CLK_TOL</sub> | -100 | - | 100 | ppm | - | | SDn_REF_CLKn_P/SDn_REF_CLKn_N reference clock duty cycle | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | 3 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N single side band noise | @1 kHz | - | - | -85 | dBC/Hz | 4 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N single side band noise | @10 kHz | - | - | -108 | dBC/Hz | 4 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N single side band noise | @100<br>kHz | - | - | -128 | dBC/Hz | 4 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N single side band noise | @1 MHz | - | - | -138 | dBC/Hz | 4 | | SDn_REF_CLKn-P/SDn_REF_CLKn_N single side band noise | @10MHz | - | - | -138 | dBC/Hz | 4 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N random jitter (1.2 MHz to 15 MHz) | t <sub>CLK_RJ</sub> | - | - | 0.8 | ps | - | | SDn_REF_CLKn_P/SDn_REF_CLKn_N total reference clock jitter at 10 <sup>-12</sup> BER (1.2 MHz to 15 MHz) | t <sub>CLK_TJ</sub> | - | - | 11 | ps | - | | SDn_REF_CLKn_P/SDn_REF_CLKn_N spurious noise (1.2 MHz to 15 MHz) | - | - | - | -75 | dBC | - | | | | | | | | | #### Notes: - 1. For recommended operating conditions, see Table 3. - 2. Caution: Only 156.25 have been tested. In-between values do not work correctly with the rest of the system. - 3. Measurement taken from differential waveform. - 4. Per XFP Spec. Rev 4.5, the Module Jitter Generation spec at XFI Optical Output is 10mUI (RMS) and 100 mUI (p-p). In the CDR mode the host is contributing 7 mUI (RMS) and 50 mUI (p-p) jitter. <sup>11.</sup> Matching applies to rising edge for SDn\_REF\_CLKn\_P and falling edge rate for SDn\_REF\_CLKn\_N. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLKn\_P rising meets SDn\_REF\_CLKn\_N falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SDn\_REF\_CLKn\_P must be compared to the fall edge rate of SDn\_REF\_CLKn\_N, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 38. Figure 37. Differential measurement points for rise and fall time Figure 38. Single-ended measurement points for rise and fall time matching ### 3.19.3 SerDes transmitter and receiver reference circuits This figure shows the reference circuits for SerDes data lane's transmitter and receiver. Figure 39. SerDes transmitter and receiver reference circuits The DC and AC specification of SerDes data lanes are defined in each interface protocol section below based on the application usage: - PCI Express - Serial RapidIO (sRIO) - XAUI interface - Aurora interface - Serial ATA (SATA) interface - SGMII interface - HiGig/HiGig2 interface - XFI interface - 10GBase-KR interface - 1000Base-KX interface Note that external AC-coupling capacitor is required for the above serial transmission protocols with the capacitor value defined in the specification of each protocol section. ### 3.19.4 PCI Express This section describes the clocking dependencies, DC and AC electrical specifications for the PCI Express bus. ### 3.19.4.1 Clocking dependencies The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a $\pm 300$ ppm tolerance. # 3.19.4.2 PCI Express clocking requirements for SDn\_REF\_CLKn\_P and SDn\_REF\_CLKn\_N SerDes 1-2 (SD[1:2]\_REF\_CLK[1:2]\_P and SD[1:2]\_REF\_CLK[1:2]\_N) may be used for various SerDes PCI Express configurations based on the RCW Configuration field SRDS\_PRTCL. PCI Express is not supported on SerDes 1 and 2. #### NOTE PCI Express operating in x8 mode is only supported at 2.5 and 5.0 GT/s. For more information on these specifications, see SerDes reference clocks. ## 3.19.4.3 PCI Express DC physical layer specifications This section contains the DC specifications for the physical layer of PCI Express on this chip. ### 3.19.4.3.1 PCI Express DC physical layer transmitter specifications This section discusses the PCI Express DC physical layer transmitter specifications for 2.5 GT/s, 5 GT/s and 8 GT/s. This table defines the PCI Express 2.0 (2.5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins. Table 62. PCI Express 2.0 (2.5 GT/s) differential transmitter output DC specifications $(XV_{DD} = 1.35 \text{ V})^1$ | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------------------|--------------------------|-----|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential peak-to-peak output voltage | V <sub>TX-DIFFp-p</sub> | 800 | 1000 | 1200 | mV | $V_{TX-DIFFp-p} = 2 x \mid V_{TX-D+} - V_{TX-D-} \mid$ | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO</sub> | 3.0 | 3.5 | 4.0 | dB | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. | | DC differential transmitter impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Transmitter DC differential mode low Impedance | | Transmitter DC impedance | Z <sub>TX-DC</sub> | 40 | 50 | 60 | Ω | Required transmitter D+ as well as D- DC Impedance during all states | #### Notes: This table defines the PCI Express 2.0 (5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins. Table 63. PCI Express 2.0 (5 GT/s) differential transmitter output DC specifications ( $XV_{DD} = 1.35 \text{ V}$ )<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Units | Notes | |----------------------------------------------------|--------------------------------|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential peak-to-peak output voltage | V <sub>TX-DIFFp-p</sub> | 800 | 1000 | 1200 | mV | $V_{TX-DIFFp-p} = 2 x V_{TX-D+} - V_{TX-D-} $ | | Low power differential peak-to-peak output voltage | V <sub>TX-DIFFp-p_low</sub> | 400 | 500 | 1200 | mV | $V_{TX-DIFFp-p} = 2 x V_{TX-D+} - V_{TX-D-} $ | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO-3.5dB</sub> | 3.0 | 3.5 | 4.0 | dB | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO-6.0dB</sub> | 5.5 | 6.0 | 6.5 | dB | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. | Table continues on the next page... <sup>1.</sup> For recommended operating conditions, see Table 3. Table 63. PCI Express 2.0 (5 GT/s) differential transmitter output DC specifications ( $XV_{DD}$ = 1.35 V)<sup>1</sup> (continued) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------|-------------------------|-----|---------|-----|-------|----------------------------------------------------------------------| | DC differential transmitter impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Transmitter DC differential mode low impedance | | Transmitter DC<br>Impedance | Z <sub>TX-DC</sub> | 40 | 50 | 60 | I | Required transmitter D+ as well as D- DC impedance during all states | 1. For recommended operating conditions, see Table 3. This table defines the PCI Express 3.0 (8 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins. Table 64. PCI Express 3.0 (8 GT/s) differential transmitter output DC specifications (XV<sub>DD</sub> = 1.35 V )<sup>3</sup> | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------------------------|--------------------------------|-----|---------|------|-------|----------------------------------------------------------------------| | Full swing transmitter voltage with no TX Eq | V <sub>TX-FS-NO-EQ</sub> | 800 | - | 1300 | mVp-p | See Note 1. | | Reduced swing<br>transmitter voltage with<br>no TX Eq | V <sub>TX-RS-NO-EQ</sub> | 400 | - | 1300 | mV | See Note 1. | | De-emphasized<br>differential output voltage<br>(ratio) | V <sub>TX-DE-RATIO-3.5dB</sub> | 3.0 | 3.5 | 4.0 | dB | - | | De-emphasized<br>differential output voltage<br>(ratio) | V <sub>TX-DE-RATIO-6.0dB</sub> | 5.5 | 6.0 | 6.5 | dB | - | | Minimum swing during EIEOS for full swing | V <sub>TX-EIEOS-FS</sub> | 250 | - | - | mVp-p | See Note 2 | | Minimum swing during EIEOS for reduced swing | V <sub>TX-EIEOS-RS</sub> | 232 | - | - | mVp-p | See Note 2 | | DC differential transmitter impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Transmitter DC differential mode low impedance | | Transmitter DC<br>Impedance | Z <sub>TX-DC</sub> | 40 | 50 | 60 | Ω | Required transmitter D+ as well as D- DC impedance during all states | ## Notes: - 1. Voltage measurements for V<sub>TX-FS-NO-EQ</sub> and V<sub>TX-RS-NO-EQ</sub> are made using the 64-zeroes/64-ones pattern in the compliance pattern. - 2. Voltage limits comprehend both full swing and reduced swing modes. The transmitter must reject any changes that would violate this specification. The maximum level is covered in the $V_{TX-FS-NO-EQ}$ measurement which represents the maximum peak voltage the transmitter can drive. The V<sub>TX-EIEOS-FS</sub> and V<sub>TX-EIEOS-RS</sub> voltage limits are imposed to guarantee the EIEOS threshold of 175 mV<sub>P-P</sub> at the receiver pin. This parameter is measured using the actual EIEOS pattern that is part of the compliance pattern and then removing the ISI contribution of the breakout channel. 3. For recommended operating conditions, see Table 3. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 NXP Semiconductors 109 #### PCI Express DC physical layer receiver specifications 3.19.4.4 This section discusses the PCI Express DC physical layer receiver specifications for 2.5 GT/s, 5 GT/s and 8 GT/s. This table defines the DC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins. Table 65. PCI Express 2.0 (2.5 GT/s) differential receiver input DC specifications ( $SV_{DD} = 1.0$ V)<sup>4</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |-----------------------------------------|--------------------------------------|-----|------|------|-------|---------------------------------------------------------------------------------------------------------------| | Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub> | 120 | 1000 | 1200 | mV | $V_{RX-DIFFp-p} = 2 \times V_{RX-D+} - V_{RX-D-} $ See Note 1. | | DC differential input impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Receiver DC differential mode impedance. See Note 2 | | DC input impedance | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | Required receiver D+ as well as D- DC Impedance (50 $\pm$ 20% tolerance). See Notes 1 and 2. | | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | 50 | - | - | kΩ | Required receiver D+ as well as D- DC Impedance when the receiver terminations do not have power. See Note 3. | | Electrical idle detect threshold | V <sub>RX-IDLE-DET-</sub><br>DIFFp-p | 65 | - | 175 | mV | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times IV_{RX-D+} - V_{RX-D-}$ | | | | | | | | Measured at the package pins of the receiver | #### Notes: - 1. Measured at the package pins with a test load of $50\Omega$ to GND on each pin. - 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 3. The receiver DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the receiver ground. - 4. For recommended operating conditions, see Table 3. This table defines the DC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers. The parameters are specified at the component pins. Table 66. PCI Express 2.0 (5 GT/s) differential receiver input DC specifications (SV $_{DD}$ = 1.0 V)<sup>4</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |-----------------------------------------|-------------------------|-----|------|------|-------|--------------------------------------------------------------------| | Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub> | 120 | 1000 | 1200 | | $V_{RX-DIFFp-p} = 2 \times V_{RX-D+} - V_{RX-D-} $<br>See Note 1. | | DC differential input impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | | Receiver DC differential mode impedance. See Note 2 | Table continues on the next page... 111 Table 66. PCI Express 2.0 (5 GT/s) differential receiver input DC specifications (SV<sub>DD</sub> = 1.0 V)<sup>4</sup> (continued) | Parameter | Symbol | Min | Тур | Max | Units | Notes | |----------------------------------|--------------------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------------------| | DC input impedance | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | Required receiver D+ as well as D-DC Impedance (50 ± 20% tolerance). See Notes 1 and 2. | | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | 50 | - | - | kΩ | Required receiver D+ as well as D-DC Impedance when the receiver terminations do not have power. See Note 3. | | Electrical idle detect threshold | V <sub>RX-IDLE-DET-</sub><br>DIFFp-p | 65 | - | 175 | mV | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times IV_{RX-D+} - V_{RX-D}$ | | | | | | | | Measured at the package pins of the receiver | ## Notes: - 1. Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. - 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 3. The receiver DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the receiver ground. - 4. For recommended operating conditions, see Table 3. This table defines the DC specifications for the PCI Express 3.0 (8 GT/s) differential input at all receivers. The parameters are specified at the component pins. Table 67. PCI Express 3.0 (8 GT/s) differential receiver input DC specifications (SV<sub>DD</sub> = 1.0 $^{\circ}$ V)<sup>6</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |---------------------------------|-----------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------------------| | DC differential input impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Receiver DC differential mode impedance. See Note 2 | | DC input impedance | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | Required receiver D+ as well as D-DC Impedance (50 $\pm$ 20% tolerance). See Notes 1 and 2. | | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | 50 | - | - | kΩ | Required receiver D+ as well as D-DC Impedance when the receiver terminations do not have power. See Note 3. | | Generator launch voltage | V <sub>RX-LAUNCH-8G</sub> | - | 800 | - | mV | Measured at TP1 per PCI Express base spec. rev 3.0 | | Eye height (-20dB Channel) | V <sub>RX-SV-8G</sub> | 25 | - | - | mV | Measured at TP2P per PCI Express base spec. rev 3.0. See Notes 4, 5 | | Eye height (-12dB Channel) | V <sub>RX-SV-8G</sub> | 50 | - | - | mV | Measured at TP2P per PCI Express base spec. rev 3.0. See Notes 4, 5 | | Eye height (-3dB Channel) | V <sub>RX-SV-8G</sub> | 200 | - | - | mV | Measured at TP2P per PCI Express base spec. rev 3.0. See Notes 4, 5 | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 Table 67. PCI Express 3.0 (8 GT/s) differential receiver input DC specifications (SV<sub>DD</sub> = 1.0 V)<sup>6</sup> (continued) | Parameter | Symbol | Min | Тур | Max | Units | Notes | |----------------------------------|---------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Electrical idle detect threshold | V <sub>RX-IDLE-DET-</sub><br>DIFF <sub>p</sub> -p | 65 | - | 175 | | $V_{RX\text{-}IDLE\text{-}DET\text{-}DIFFp\text{-}p} = 2 \text{ x } IV_{RX\text{-}D\text{+}} \text{-} V_{RX\text{-}D\text{-}} I$ Measured at the package pins of the receiver | - 1. Measured at the package pins with a test load of $50\Omega$ to GND on each pin. - 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 3. The receiver DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the receiver ground. - 4. V<sub>RX-SV-8G</sub> is tested at three different voltages to ensure the receiver device under test is capable of equalizing over a range of channel loss profiles. The "SV" in the parameter names refers to stressed voltage. - 5. V<sub>RX-SV-8G</sub> is referenced to TP2P and is obtained after post processing data captured at TP2. - 6. For recommended operating conditions, see Table 3. # 3.19.4.5 PCI Express AC physical layer specifications This section contains the AC specifications for the physical layer of PCI Express on this device. # 3.19.4.5.1 PCI Express AC physical layer transmitter specifications This section discusses the PCI Express AC physical layer transmitter specifications for 2.5 GT/s, 5 GT/s and 8 GT/s. This table defines the PCI Express 2.0 (2.5 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 68. PCI Express 2.0 (2.5 GT/s) differential transmitter output AC specifications<sup>4</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |-------------------------------|---------------------|--------|-----|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unit interval | UI | 399.88 | 400 | 400.12 | ps | Each UI is 400 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations. | | Minimum transmitter eye width | T <sub>TX-EYE</sub> | 0.75 | - | - | UI | The maximum transmitter jitter can be derived as T <sub>TX-MAX-JITTER</sub> = 1 - T <sub>TX-EYE</sub> = 0.25 UI. Does not include spread-spectrum or RefCLK jitter. Includes device random jitter at 10 <sup>-12</sup> . See Notes 1 and 2. | Table continues on the next page... 113 Table 68. PCI Express 2.0 (2.5 GT/s) differential transmitter output AC specifications<sup>4</sup> (continued) | Parameter | Symbol | Min | Тур | Max | Units | Notes | |------------------------------------------------------------------------------|-----------------------------------|-----|-----|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Maximum time between the jitter median and maximum deviation from the median | TTX-EYE-MEDIAN-<br>to- MAX-JITTER | - | - | 0.125 | UI | Jitter is defined as the measurement variation of the crossing points (V <sub>TX-DIFFp-p</sub> = 0 V) in relation to a recovered transmitter UI. A recovered transmitter UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the transmitter UI. See Notes 1 and 2. | | AC coupling capacitor | $C_{TX}$ | 75 | - | 200 | nF | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 3. | ## Notes: NXP Semiconductors - 1. Specified at the measurement point into a timing and voltage test load as shown in Figure 41 and measured over any 250 consecutive transmitter UIs. - 2. A $T_{TX-EYE} = 0.75$ UI provides for a total sum of deterministic and random jitter budget of $T_{TX-JITTER-MAX} = 0.25$ UI for the $transmitter\ collected\ over\ any\ 250\ consecutive\ transmitter\ Uls.\ The\ T_{TX-EYE-MEDIAN-to-MAX-JITTER}\ median\ is\ less\ than\ half\ of\ the$ total transmitter jitter budget collected over any 250 consecutive transmitter Uls. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 3. The chip's SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC coupling capacitor is required. - 4. For recommended operating conditions, see Table 3. This table defines the PCI Express 2.0 (5 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 69. PCI Express 2.0 (5 GT/s) differential transmitter output AC specifications<sup>3</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |------------------------------------------------|--------------------------|--------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 199.94 | 200.00 | 200.06 | ps | Each UI is 200 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations. | | Minimum transmitter eye width | T <sub>TX-EYE</sub> | 0.75 | - | - | UI | The maximum transmitter jitter can be derived as: T <sub>TX-MAX-JITTER</sub> = 1 - T <sub>TX-EYE</sub> = 0.25 UI. See Note 1. | | Transmitter RMS deterministic jitter > 1.5 MHz | T <sub>TX-HF-DJ-DD</sub> | - | - | 0.15 | ps | - | | Transmitter RMS deterministic jitter < 1.5 MHz | T <sub>TX-LF-RMS</sub> | - | 3.0 | - | ps | Reference input clock RMS jitter (< 1.5 MHz) at pin < 1 ps | | AC coupling capacitor | C <sub>TX</sub> | 75 | - | 200 | nF | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 2. | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 Table 69. PCI Express 2.0 (5 GT/s) differential transmitter output AC specifications<sup>3</sup> (continued) | | Parameter | Symbol | Min | Тур | Max | Units | Notes | |-----|-----------|--------|-----|-----|-----|-------|-------| | - [ | | - | | | | - | | #### Notes: - 1. Specified at the measurement point into a timing and voltage test load as shown in Figure 41 and measured over any 250 consecutive transmitter UIs. - 2. The chip's SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC coupling capacitor is required. - 3. For recommended operating conditions, see Table 3. This table defines the PCI Express 3.0 (8 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 70. PCI Express 3.0 (8 GT/s) differential transmitter output AC specifications<sup>4</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |----------------------------------------------------------------------------------------|--------------------------|----------|--------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 124.9625 | 125.00 | 125.0375 | ps | Each UI is 125 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations. | | Transmitter uncorrelated total jitter | T <sub>TX-UTJ</sub> | - | - | 31.25 | ps p-p | - | | Transmitter uncorrelated deterministic jitter | T <sub>TX-UDJ-DD</sub> | - | - | 12 | ps p-p | - | | Total uncorrelated pulse width jitter (PWJ) | T <sub>TX-UPW-TJ</sub> | - | - | 24 | ps p-p | See Note 1, 2 | | Deterministic data dependent<br>jitter (DjDD) uncorrelated<br>pulse width jitter (PWJ) | T <sub>TX-UPW-DJDD</sub> | - | - | 10 | ps p-p | See Note 1, 2 | | Data dependent jitter | T <sub>TX-DDJ</sub> | - | - | 18 | ps p-p | See Note 2 | | AC coupling capacitor | Стх | 176 | - | 265 | nF | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 3. | ## Notes: - 1. PWJ parameters shall be measured after data dependent jitter (DDJ) separation. - 2. Measured with optimized preset value after de-embedding to transmitter pin. - 3. The chip's SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC coupling capacitor is required. - 4. For recommended operating conditions, see Table 3. # 3.19.4.5.2 PCI Express AC physical layer receiver specifications This section discusses the PCI Express AC physical layer receiver specifications for 2.5 GT/s, 5 GT/s and 8 GT/s. 115 This table defines the AC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 71. PCI Express 2.0 (2.5 GT/s) differential receiver input AC specifications<sup>4</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------------------------|----------------------------------|--------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 399.88 | 400.00 | 400.12 | ps | Each UI is 400 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations. | | Minimum receiver eye width | T <sub>RX-EYE</sub> | 0.4 | - | - | UI | The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6 UI$ . See Notes 1 and 2. | | Maximum time between the jitter median and maximum deviation from the median. | TRX-EYE-MEDIAN-<br>to-MAX-JITTER | - | - | 0.3 | UI | Jitter is defined as the measurement variation of the crossing points (V <sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered transmitter UI. A recovered transmitter UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the transmitter UI. See Notes 1, 2 and 3. | ## Notes: - 1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 41 must be used as the receiver device when taking measurements. If the clocks to the receiver and transmitter are not derived from the same reference clock, the transmitter UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - 2. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive transmitter UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the receiver and transmitter are not derived from the same reference clock, the transmitter UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. - 3. It is recommended that the recovered transmitter UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data. - 4. For recommended operating conditions, see Table 3. This table defines the AC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 72. PCI Express 2.0 (5 GT/s) differential receiver input AC specifications<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |--------------------------------------------------|--------------------------|--------|--------|--------|-------|-------------------------------------------------------------------------------------------------| | Unit Interval | UI | 199.94 | 200.00 | 200.06 | ps | Each UI is 200 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations. | | Max receiver inherent timing error | T <sub>RX-TJ-CC</sub> | - | - | 0.4 | UI | The maximum inherent total timing error for common RefClk receiver architecture | | Max receiver inherent deterministic timing error | T <sub>RX-DJ-DD-CC</sub> | - | - | 0.30 | UI | The maximum inherent deterministic timing error for common RefClk receiver architecture | #### Note: This table defines the AC specifications for the PCI Express 3.0 (8 GT/s) differential input at all receivers. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. Table 73. PCI Express 3.0 (8 GT/s) differential receiver input AC specifications<sup>5</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |--------------------------------|----------------------------|----------|--------|----------|-----------|-------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 124.9625 | 125.00 | 125.0375 | ps | Each UI is 125 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations. See Note 1. | | Eye Width at TP2P | T <sub>RX-SV-8G</sub> | 0.3 | - | 0.35 | UI | See Note 1 | | Differential mode interference | V <sub>RX-SV-DIFF-8G</sub> | 14 | - | - | mV | Frequency = 2.1GHz. See Note 2. | | Sinusoidal Jitter at 100 MHz | T <sub>RX-SV-SJ-8G</sub> | - | - | 0.1 | UI p-p | Fixed at 100 MHz. See Note 3. | | Random Jitter | T <sub>RX-SV-RJ-8G</sub> | - | - | 2.0 | ps<br>RMS | Random jitter spectrally flat before filtering. See Note 4. | ## Note: - 1. T<sub>RX-SV-8G</sub> is referenced to TP2P and obtained after post processing data captured at TP2. T<sub>RX-SV-8G</sub> includes the effects of applying the behavioral receiver model and receiver behavioral equalization. - 2. V<sub>RX-SV-DIFF-8G</sub> voltage may need to be adjusted over a wide range for the different loss calibration channels. - 3. The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency as shown in Figure 40. - 4. Random jitter (Rj) is applied over the following range: The low frequency limit may be between 1.5 and 10 MHz, and the upper limit is 1.0 GHz. See Figure 40 for details. Rj may be adjusted to meet the 0.3 UI value for $T_{RX-SV-8G}$ . 5. For recommended operating conditions, see Table 3. <sup>1.</sup> For recommended operating conditions, see Table 3. Figure 40. Swept sinusoidal jitter mask ## 3.19.4.6 Test and measurement load The AC timing and voltage parameters must be verified at the measurement point. The package pins of the device must be connected to the test/measurement load within 0.2 inches of that load, as shown in the following figure. ## NOTE The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D-package pins. Figure 41. Test/measurement load # 3.19.5 Serial RapidIO (sRIO) This section describes the DC and AC electrical specifications for the serial RapidIO interface of the LP-Serial physical layer. The electrical specifications cover both single and multiple-lane links. Two transmitters (short run and long run) and a single receiver are specified for each of three baud rates: 2.50, 3.125 and 5 GBaud. Two transmitter specifications allow for solutions ranging from simple board-to-board interconnect to driving two connectors across a backplane. A single receiver specification is given that accepts signals from both the short run and long run transmitter specifications. The short run transmitter must be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The minimum swings of the short run specification reduce the overall power used by the transceivers. The long run transmitter specifications use larger voltage swings that are capable of driving signals across backplanes. This allows a user to drive signals across two connectors and a backplane. All unit intervals are specified with a tolerance of $\pm$ 100 ppm. The worst case frequency difference between any transmit and receive clock is 200 ppm. To ensure interoperability between drivers and receivers of different vendors and technologies, AC coupling at the receiver input must be used. 119 ## 3.19.5.1 Signal definitions This section defines the terms used in the description and specification of the differential signals used by the LP-Serial links. The following figure shows how the signals are defined. The figures show waveforms for either a transmitter output (TD and TD\_B) or a receiver input (RD and RD\_B). Each signal swings between A volts and B volts where A > B. Using these waveforms, the definitions are as follows: - The transmitter output signals and the receiver input signals-TD, TD\_B, RD, and RD\_B-each have a peak-to-peak swing of A B volts. - The differential output signal of the transmitter, $V_{OD}$ , is defined as $V_{TD}$ $V_{TD\ B}$ - $\bullet$ The differential input signal of the receiver, $V_{ID},$ is defined as $V_{RD}$ $V_{RD\_B}$ - The differential output signal of the transmitter and the differential input signal of the receiver each range from A B to -(A B) volts - The peak value of the differential transmitter output signal and the differential receiver input signal is A B volts. - The peak-to-peak value of the differential transmitter output signal and the differential receiver input signal is 2 x (A B) volts. Figure 42. Differential peak-to-peak voltage of transmitter or receiver To illustrate these definitions using real values, consider the case of a CML (current mode logic) transmitter that has a common mode voltage of 2.25 V, and each of its outputs TD and TD\_B, has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of the signals TD and TD\_B is 500 mV p-p. The differential output signal ranges between 500 mV and -500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mV p-p. # 3.19.5.2 Equalization With the use of high-speed serial links, the interconnect media causes degradation of the signal at the receiver and produces effects such as inter-symbol interference (ISI) or data-dependent jitter. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are as follows: - Pre-emphasis on the transmitter - A passive high-pass filter network placed at the receiver, often referred to as passive equalization. - The use of active circuits in the receiver, often referred to as adaptive equalization. # 3.19.5.3 Serial RapidIO clocking requirements for SDn\_REF\_CLKn\_P and SDn\_REF\_CLKn\_N SerDes 2 (SD2\_REF\_CLK[1:2]\_P and SD2\_REF\_CLK[1:2]\_N) may be used for various SerDes serial RapidIO configurations based on the RCW Configuration field SRDS\_PRTCL. Serial RapidIO is not supported on SerDes 1 and 2. For more information on these specifications, see SerDes reference clocks. ## 3.19.5.4 DC requirements for serial RapidIO This section explains the DC requirements for the serial RapidIO interface. ## 3.19.5.4.1 DC serial RapidIO timing transmitter specifications LP-Serial transmitter electrical and timing specifications are stated in the text and tables of this section. The differential return loss, S11, of the transmitter in each case is better than the following: - -10 dB for (Baud Frequency) $\div$ 10 < Freq(f) < 625 MHz - -10 dB + $10\log(f \div 625 \text{ MHz})$ dB for $625 \text{ MHz} \le \text{Freq}(f) \le \text{Baud Frequency}$ The reference impedance for the differential return loss measurements is 100- $\Omega$ resistive. Differential return loss includes contributions from on-chip circuitry, chip packaging, and any off-chip components related to the driver. The output impedance requirement applies to all valid output levels. It is recommended that the 20%-80% rise/fall time of the transmitter, as measured at the transmitter output, have a minimum value 60 ps in each case. It is recommended that the timing skew at the output of an LP-Serial transmitter between the two signals that comprise a differential pair not exceed 20 ps at 2.50 GBaud and 15 ps at 3.125 GBaud and 10ps at 5 GBaud. This table defines the transmitter DC specifications for serial RapidIO operating at 2.5 and 3.125 GBaud. Table 74. Serial RapidIO transmitter DC timing specifications-2.5 GBaud, 3.125 GBaud<sup>2</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------|-------------------------|-------|-----|------|--------|---------------------------------------| | Output voltage | V <sub>O</sub> | -0.40 | - | 2.30 | V | 1 | | Long-run differential output voltage | V <sub>DIFFPP</sub> | 800 | - | 1600 | mV p-p | - | | Short-run differential output voltage | V <sub>DIFFPP</sub> | 500 | - | 1000 | mV p-p | - | | DC Differential transmitter impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Transmitter DC differential impedance | ## Notes: - 1. Voltage relative to COMMON of either signal comprising a differential pair - 2. For recommended operating conditions, see Table 3. This table defines the transmitter DC specifications for serial RapidIO operating at 5 GBaud. Table 75. Serial RapidIO transmitter DC timing specifications-5 GBaud<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------------------------|--------------------------------|-----|-----|------|------|-------| | Long-run differential output voltage | V <sub>DIFF</sub> | 800 | - | 1200 | mV | - | | Short-run differential output voltage | V <sub>DIFF</sub> | 400 | - | 750 | mV | - | | Long-run de-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO-3.5dB</sub> | 3 | 3.5 | 4 | dB | - | | Long-run de-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO-6.0dB</sub> | 5.5 | 6.0 | 6.5 | dB | - | | Differential resistance | T <sub>RD</sub> | 80 | 100 | 120 | Ω | - | ## Notes: # 3.19.5.4.2 DC serial RapidIO receiver specifications LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section. Receiver input impedance results in a differential return loss better than 10 dB and a common mode return loss better than 6 dB from 100 MHz to (0.8) x (Baud Frequency). This includes contributions from on-chip circuitry, the chip package, and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is $100-\Omega$ resistive for differential return loss and $25-\Omega$ resistive for common mode. This table defines the receiver DC specifications for serial RapidIO operating at 2.5 and 3.125 GBaud. <sup>1.</sup> For recommended operating conditions, see Table 3. Table 76. Serial RapidIO receiver DC timing specifications-2.5 GBaud, 3.125 GBaud<sup>2</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------|-------------------------|-----|-----|------|--------|------------------------------------| | Differential input voltage | V <sub>IN</sub> | 200 | - | 1600 | mV p-p | 1 | | DC differential receiver input impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | | Receiver DC differential impedance | ## Notes: - 1. Measured at the receiver - 2. For recommended operating conditions, see Table 3. This table defines the receiver DC specifications for serial RapidIO operating at 5 GBaud. Table 77. Serial RapidIO receiver DC timing specifications-5 GBaud<sup>2</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |--------------------------------------|-------------------|-----|-----|------|------|-------| | Long-run differential input voltage | $V_{DIFF}$ | - | - | 1200 | mV | 1 | | Short-run differential input voltage | V <sub>DIFF</sub> | 125 | - | 1200 | mV | 1 | | Differential resistance | R <sub>RD</sub> | 80 | - | 120 | Ω | - | #### Notes: - 1. Measured at the receiver. - 2. For recommended operating conditions, see Table 3. # 3.19.5.5 AC requirements for serial RapidIO This section explains the AC requirements for the serial RapidIO interface. # 3.19.5.5.1 AC requirements for serial RapidIO transmitter This table defines the transmitter AC specifications for the serial RapidIO operating at 2.5 and 3.125 GBaud. The AC timing specifications do not include RefClk jitter. Table 78. Serial RapidIO transmitter AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | |----------------------------|----------------|--------------|---------|--------------|--------| | Deterministic jitter | J <sub>D</sub> | - | - | 0.17 | UI p-p | | Total jitter | J <sub>T</sub> | - | - | 0.35 | UI p-p | | Unit Interval: 2.5 GBaud | UI | 400 - 100ppm | 400 | 400 + 100ppm | ps | | Unit Interval: 3.125 GBaud | UI | 320 - 100ppm | 320 | 320 + 100ppm | ps | ## Notes: 1. For recommended operating conditions, see Table 3. This table defines the transmitter AC specifications for the serial RapidIO operating at 5 GBaud. The AC timing specifications do not include RefClk jitter. Table 79. Serial RapidIO transmitter AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | |--------------------------------------|-------------------|----------------|---------|-------------------|--------| | Baud rate | T <sub>BAUD</sub> | 5.000 - 100ppm | 5.000 | 5.000 +<br>100ppm | Gb/s | | Uncorrelated high probability jitter | T <sub>UHPJ</sub> | - | - | 0.15 | UI p-p | | Total jitter | TJ | - | - | 0.30 | UI p-p | #### Notes: This table defines the receiver AC specifications for serial RapidIO operating at 2.5 and 3.125 GBaud. The AC timing specifications do not include RefClk jitter. Table 80. Serial RapidIO receiver AC timing specifications<sup>3</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------|----------|--------------|---------|-------------------|--------|-------| | Deterministic jitter tolerance | $J_D$ | - | - | 0.37 | UI p-p | 1 | | Combined deterministic and random jitter tolerance | $J_{DR}$ | - | - | 0.55 | UI p-p | 1 | | Total jitter tolerance <sup>2</sup> | $J_T$ | - | - | 0.65 | UI p-p | 1 | | Bit error rate | BER | - | - | 10 <sup>-12</sup> | - | - | | Unit Interval: 2.5 GBaud | UI | 400 - 100ppm | 400 | 400 + 100ppm | ps | - | | Unit Interval: 3.125 GBaud | UI | 320 - 100ppm | 320 | 320 + 100ppm | ps | - | ## Notes: This figure shows the single-frequency sinusoidal jitter limits for 2.5GBaud and 3.125GBaud rates. <sup>1.</sup> For recommended operating conditions, see Table 3. <sup>1.</sup> Measured at receiver <sup>2.</sup> Total jitter is composed of three components: deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 43. The sinusoidal jitter component is included to ensure margin for low-frequency jitter, wander, noise, crosstalk, and other variable system effects. <sup>3.</sup> For recommended operating conditions, see Table 3. Figure 43. Single-frequency sinusoidal jitter limits This table defines the receiver AC specifications for serial RapidIO operating at 5 GBaud. The AC timing specifications do not include RefClk jitter. Table 81. Serial RapidIO receiver AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------------------|---------------------|----------------|---------|----------------|--------|-------| | Receiver baud rate | R <sub>BAUD</sub> | 5.000 - 100ppm | 5.000 | 5.000 + 100ppm | Gb/s | - | | Long-run Gaussian jitter | $R_{GJ}$ | - | - | 0.275 | UI p-p | - | | Uncorrelated bounded high probability jitter | R <sub>DJ</sub> | - | - | 0.15 | UI p-p | - | | Long-run correlated bounded high probability jitter | R <sub>CBHPJ</sub> | - | - | 0.525 | UI p-p | - | | Short-run correlated bounded high probability jitter | R <sub>CBHPJ</sub> | - | - | 0.30 | UI p-p | - | | Long-run bounded high probability jitter | R <sub>BHPJ</sub> | - | - | 0.675 | UI p-p | - | | Short-run bounded high probability jitter | R <sub>BHPJ</sub> | - | - | 0.45 | UI p-p | - | | Sinusoidal jitter, maximum | R <sub>SJ-max</sub> | - | - | 5.00 | UI p-p | - | | Sinusoidal jitter, high frequency | R <sub>SJ-hf</sub> | - | - | 0.05 | UI p-p | - | | Long-run total jitter (does not include sinusoidal jitter) | R <sub>Tj</sub> | - | - | 0.95 | UI p-p | - | | Short-run total jitter (does not include sinusoidal jitter) | R <sub>Tj</sub> | - | - | 0.60 | UI p-p | - | | Notes: | - T-bl- 0 | 1 | 1 | 1 | 1 | 1 | 1. For recommended operating conditions, see Table 3. This figure shows the single-frequency sinusoidal jitter limits for 5GBaud rate. Figure 44. Single-frequency sinusoidal jitter limits ## 3.19.6 XAUI interface This section describes the DC and AC electrical specifications for the XAUI bus. ## 3.19.6.1 XAUI DC electrical characteristics This section discusses the XAUI DC electrical characteristics for the clocking signals, transmitter, and receiver. # 3.19.6.1.1 DC requirements for XAUI SDn\_REF\_CLKn\_P and SDn\_REF\_CLKn\_N Only SerDes 1 (SD1\_REF\_CLK[1:2]\_P and SD1\_REF\_CLK[1:2]\_N) may be used for various SerDes XAUI configurations based on the RCW Configuration field SRDS\_PRTCL. For more information on these specifications, see SerDes reference clocks. ## 3.19.6.1.2 XAUI transmitter DC electrical characteristics This table defines the XAUI transmitter DC electrical characteristics. Table 82. XAUI transmitter DC electrical characteristics $(XV_{DD} = 1.35 \text{ V})^1$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------------------|-------------------------|-------|---------|------|--------|-------| | Output voltage | V <sub>O</sub> | -0.40 | - | 2.30 | V | 2 | | Differential output voltage | V <sub>DIFFPP</sub> | 800 | 1000 | 1600 | mV p-p | - | | DC Differential transmitter impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | 3 | #### Notes: - 1. For recommended operating conditions, see Table 3. - 2. Absolute output voltage limit - 3. Transmitter DC differential impedance ## 3.19.6.1.3 XAUI receiver DC electrical characteristics This table defines the XAUI receiver DC electrical characteristics. Table 83. XAUI receiver DC timing specifications $(SV_{DD} = 1.0 \text{ V})^1$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |------------------------------------------|-------------------------|-----|---------|------|--------|-------| | Differential input voltage | V <sub>IN</sub> | 200 | - | 1600 | mV p-p | 2 | | DC Differential receiver input impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | 3 | ## Notes: - 1. For recommended operating conditions, see Table 3. - 2. Measured at the receiver - 3. Receiver DC differential impedance # 3.19.6.2 XAUI AC timing specifications This section explains the AC requirements for the XAUI interface. # 3.19.6.2.1 XAUI transmitter AC timing specifications This table defines the XAUI transmitter AC timing specifications. RefClk jitter is not included. Table 84. XAUI transmitter AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | |----------------------|--------|-----|---------|------|--------| | Deterministic jitter | $J_D$ | - | - | 0.17 | UI p-p | Table continues on the next page... Table 84. XAUI transmitter AC timing specifications<sup>1</sup> (continued) | Parameter | Symbol | Min | Typical | Max | Unit | |----------------------------|----------------|---------------|---------|---------------|--------| | Total jitter | J <sub>T</sub> | - | - | 0.35 | UI p-p | | Unit Interval: 3.125 GBaud | UI | 320 - 100 ppm | 320 | 320 + 100 ppm | ps | | | • | • | | | | ## 3.19.6.2.2 XAUI receiver AC timing specifications This table defines the receiver AC specifications for XAUI. RefClk jitter is not included. Table 85. XAUI receiver AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------|----------------|---------------|---------|-------------------|--------|-------| | Deterministic jitter tolerance | $J_D$ | - | - | 0.37 | UI p-p | 2 | | Combined deterministic and random jitter tolerance | $J_{DR}$ | - | - | 0.55 | UI p-p | 2 | | Total jitter tolerance | J <sub>T</sub> | - | - | 0.65 | UI p-p | 2, 3 | | Bit error rate | BER | - | - | 10 <sup>-12</sup> | - | - | | Unit Interval: 3.125 GBaud | UI | 320 - 100 ppm | 320 | 320 + 100 ppm | ps | - | ## Notes: #### **Aurora interface** 3.19.7 This section describes the Aurora clocking requirements and its DC and AC electrical characteristics. ## Aurora clocking requirements for SDn REF CLKn P and 3.19.7.1 SDn REF CLKn N Only SerDes 2 (SD2\_REF\_CLK[1:2]\_P and SD2\_REF\_CLK[1:2]\_N) may be used for SerDes Aurora configurations based on the RCW Configuration field SRDS\_PRTCL. Aurora is not supported on SerDes 1-3. For more information on these specifications, see SerDes reference clocks. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 NXP Semiconductors 127 <sup>1.</sup> For recommended operating conditions, see Table 3. <sup>1.</sup> For recommended operating conditions, see Table 3. <sup>2.</sup> Measured at receiver <sup>3.</sup> Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 44. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk, and other variable system effects. ## 3.19.7.2 Aurora DC electrical characteristics This section describes the DC electrical characteristics for the Aurora interface. #### Aurora transmitter DC electrical characteristics 3.19.7.2.1 This table defines the Aurora transmitter DC electrical characteristics. Table 86. Aurora transmitter DC electrical characteristics $(XV_{DD} = 1.35 V)^{1}$ | Parameter | Symbol | Min | Typical | Max | Unit | |---------------------------------------|-------------------------|-----|---------|------|--------| | Differential output voltage | V <sub>DIFFPP</sub> | 800 | 1000 | 1600 | mV p-p | | DC Differential transmitter impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | | Notes: | | • | • | • | • | #### Notes: ## 3.19.7.2.2 Aurora receiver DC electrical characteristics This table defines the Aurora receiver DC electrical characteristics for the Aurora interface. Table 87. Aurora receiver DC electrical characteristics ( $SV_{DD} = 1.0 \text{ V}$ )<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |------------------------------------|-------------------------|-----|---------|------|--------|-------| | Differential input voltage | V <sub>IN</sub> | 200 | - | 1600 | mV p-p | 2 | | DC Differential receiver impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | 3 | ## Notes: - 1. For recommended operating conditions, see Table 3. - 2. Measured at receiver - 3. C Differential receiver impedance # 3.19.7.3 Aurora AC timing specifications This section describes the AC timing specifications for Aurora. #### Aurora transmitter AC timing specifications 3.19.7.3.1 This table defines the Aurora transmitter AC timing specifications. RefClk jitter is not included. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 128 NXP Semiconductors <sup>1.</sup> For recommended operating conditions, see Table 3. Table 88. Aurora transmitter AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | |----------------------------|---------|---------------|---------|---------------|--------| | Deterministic jitter | $J_{D}$ | - | - | 0.17 | UI p-p | | Total jitter | $J_T$ | - | - | 0.35 | UI p-p | | Unit interval: 2.5 GBaud | UI | 400 - 100 ppm | 400 | 400 + 100 ppm | ps | | Unit interval: 3.125 GBaud | UI | 320 - 100 ppm | 320 | 320 + 100 ppm | ps | | Unit interval: 5.0 GBaud | UI | 200 - 100 ppm | 200 | 200 + 100 ppm | ps | ## 3.19.7.3.2 Aurora receiver AC timing specifications This table defines the Aurora receiver AC timing specifications. RefClk jitter is not included. Table 89. Aurora receiver AC timing specifications<sup>3</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------|-----------------|---------------|---------|-------------------|--------|-------| | Deterministic jitter tolerance | $J_D$ | - | - | 0.37 | UI p-p | 1 | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | - | - | 0.55 | UI p-p | 1 | | Total jitter tolerance | J <sub>T</sub> | - | - | 0.65 | UI p-p | 1, 2 | | Bit error rate | BER | - | - | 10 <sup>-12</sup> | - | - | | Unit Interval: 2.5 GBaud | UI | 400 - 100 ppm | 400 | 400 + 100 ppm | ps | - | | Unit Interval: 3.125 GBaud | UI | 320 - 100 ppm | 320 | 320 + 100 ppm | ps | - | | Unit Interval: 5.0 GBaud | UI | 200 - 100 ppm | 200 | 200 + 100 ppm | ps | - | ## Notes: # 3.19.8 Serial ATA (SATA) interface This section describes the DC and AC electrical specifications for the serial ATA (SATA) interface. ## 3.19.8.1 SATA DC electrical characteristics This section describes the DC electrical characteristics for SATA. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 <sup>1.</sup> For recommended operating conditions, see Table 3. <sup>1.</sup> Measured at receiver <sup>2.</sup> Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 43. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. <sup>3.</sup> For recommended operating conditions, see Table 3. ## 3.19.8.1.1 SATA DC transmitter output characteristics This table provides the differential transmitter output DC characteristics for the SATA interface at Gen1i/1m or 1.5 Gbits/s transmission. Table 90. Gen1i/1m 1.5G transmitter DC specifications $(XV_{DD} = 1.35 \text{ V})^3$ | Parameter | Symbol | Min | Тур | Max | Units | Notes | |--------------------------------|----------------------------|-----|-----|-----|--------|-------| | Tx differential output voltage | V <sub>SATA_TXDIFF</sub> | 400 | 500 | 600 | mV p-p | 1 | | Tx differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85 | 100 | 115 | Ω | 2 | #### Notes: - 1. Terminated by 50 $\Omega$ load - 2. DC impedance - 3. For recommended operating conditions, see Table 3. This table provides the differential transmitter output DC characteristics for the SATA interface at Gen2i/2m or 3.0 Gbits/s transmission. Table 91. Gen 2i/2m 3G transmitter DC specifications $(XV_{DD} = 1.35 \text{ V})^2$ | Parameter | Symbol | Min | Тур | Max | Units | Notes | |-----------------------------------------|----------------------------|-----|-----|-----|--------|-------| | Transmitter differential output voltage | V <sub>SATA_TXDIFF</sub> | 400 | - | 700 | mV p-p | 1 | | Transmitter differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85 | 100 | 115 | Ω | - | ## Notes: - 1. Terminated by 50 $\Omega$ load. - 2. For recommended operating conditions, see Table 3. ## 3.19.8.1.2 SATA DC receiver input characteristics This table provides the Gen1i/1m or 1.5 Gbits/s differential receiver input DC characteristics for the SATA interface. Table 92. Gen1i/1m 1.5 G receiver input DC specifications $(SV_{DD} = 1.0 \text{ V})^3$ | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------|--------------------------|-----|---------|-----|--------|-------| | Differential input voltage | V <sub>SATA_RXDIFF</sub> | 240 | 500 | 600 | mV p-p | 1 | | Differential receiver input impedance | Z <sub>SATA_RXSEIM</sub> | 85 | 100 | 115 | Ω | 2 | | OOB signal detection threshold | V <sub>SATA_OOB</sub> | 50 | 120 | 240 | mV p-p | - | #### Notes: - 1. Voltage relative to common of either signal comprising a differential pair - 2. DC impedance - 3. For recommended operating conditions, see Table 3. This table provides the Gen2i/2m or 3 Gbits/s differential receiver input DC characteristics for the SATA interface. Table 93. Gen2i/2m 3 G receiver input DC specifications $(SV_{DD} = 1.0 \text{ V})^3$ | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------|--------------------------|-----|---------|-----|--------|-------| | Differential input voltage | V <sub>SATA_RXDIFF</sub> | 240 | - | 750 | mV p-p | 1 | | Differential receiver input impedance | Z <sub>SATA_RXSEIM</sub> | 85 | 100 | 115 | Ω | 2 | | OOB signal detection threshold | V <sub>SATA_OOB</sub> | 75 | 120 | 240 | mV p-p | 2 | ## Notes: - 1. Voltage relative to common of either signal comprising a differential pair - 2. DC impedance - 3. For recommended operating conditions, see Table 3. # 3.19.8.2 SATA AC timing specifications This section discusses the SATA AC timing specifications. ## 3.19.8.2.1 AC requirements for SATA REF\_CLK The AC requirements for the SATA reference clock listed in this table are to be guaranteed by the customer's application design. Table 94. SATA reference clock input requirements<sup>6</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------------------------------------------------------------------------------------|-----------------------|------|---------|------|------|---------| | SDn_REF_CLKn_P/SDn_REF_CLKn_N frequency range | t <sub>CLK_REF</sub> | - | 100/125 | - | MHz | 1 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N clock frequency tolerance | t <sub>CLK_TOL</sub> | -350 | - | +350 | ppm | - | | SDn_REF_CLKn_P/SDn_REF_CLKn_N reference clock duty cycle | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | 5 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N cycle-to-cycle clock jitter (period jitter) | t <sub>CLK_CJ</sub> | - | - | 100 | ps | 2 | | SDn_REF_CLKn_P/SDn_REF_CLKn_N total reference clock jitter, phase jitter (peak-to-peak) | t <sub>CLK_PJ</sub> | -50 | - | +50 | ps | 2, 3, 4 | ## Notes: - 1. Caution: Only 100 and 125MHz have been tested. In-between values do not work correctly with the rest of the system. - 2. At RefClk input - 3. In a frequency band from 150 kHz to 15 MHz at BER of 10<sup>-12</sup> - 4. Total peak-to-peak deterministic jitter must be less than or equal to 50 ps. - 5. Measurement taken from differential waveform - 6. For recommended operating conditions, see Table 3. This figure shows the reference clock timing waveform. Figure 45. Reference clock timing waveform ## 3.19.8.3 AC transmitter output characteristics This table provides the differential transmitter output AC characteristics for the SATA interface at Gen1i/1m or 1.5 Gbits/s transmission. The AC timing specifications do not include RefClk jitter. Table 95 Gen1i/1m 1.5 G transmitter AC enecifications<sup>2</sup> | Table 95. Gently IIII 1.5 G transmitter AC specifications | | | | | | | | |-----------------------------------------------------------|--------|-----|-----|-----|--|--|--| | Parameter | Symbol | Min | Тур | Max | | | | | Channal annad | + | | 1 5 | | | | | | Parameter | Symbol | Min | Тур | Max | Units | Notes | |----------------------------------------|-----------------------------|----------|----------|----------|--------|-------| | Channel speed | t <sub>CH_SPEED</sub> | - | 1.5 | - | Gbps | - | | Unit Interval | T <sub>UI</sub> | 666.4333 | 666.6667 | 670.2333 | ps | - | | Total jitter data-data 5 UI | U <sub>SATA_TXTJ5UI</sub> | - | - | 0.355 | UI p-p | 1 | | Total jitter, data-data 250 UI | U <sub>SATA_TXTJ250UI</sub> | - | - | 0.47 | UI p-p | 1 | | Deterministic jitter, data-data 5 UI | U <sub>SATA_TXDJ5UI</sub> | - | - | 0.175 | UI p-p | 1 | | Deterministic jitter, data-data 250 UI | U <sub>SATA_TXDJ250UI</sub> | - | - | 0.22 | UI p-p | 1 | ## Notes: - 1. Measured at transmitter output pins peak to peak phase variation, random data pattern - 2. For recommended operating conditions, see Table 3. This table provides the differential transmitter output AC characteristics for the SATA interface at Gen2i/2m or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter. Table 96. Gen 2i/2m 3 G transmitter AC specifications<sup>2</sup> | Parameter | Symbol | Min | Тур | Max | Units | Notes | |--------------------------------------------------------------------|-------------------------------|----------|----------|----------|--------|-------| | Channel speed | t <sub>CH_SPEED</sub> | - | 3.0 | - | Gbps | - | | Unit Interval | T <sub>UI</sub> | 333.2167 | 333.3333 | 335.1167 | ps | - | | Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500 | U <sub>SATA_TXTJfB/500</sub> | - | - | 0.37 | UI p-p | 1 | | Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_TXTJfB/1667</sub> | - | - | 0.55 | UI p-p | 1 | | Deterministic jitter, f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500 | U <sub>SATA_TXDJfB/500</sub> | - | - | 0.19 | UI p-p | 1 | | Deterministic jitter, f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_TXDJfB/1667</sub> | - | - | 0.35 | UI p-p | 1 | - 1. Measured at transmitter output pins peak-to-peak phase variation, random data pattern - 2. For recommended operating conditions, see Table 3. ## 3.19.8.4 AC differential receiver input characteristics This table provides the Gen1i/1m or 1.5 Gbits/s differential receiver input AC characteristics for the SATA interface. The AC timing specifications do not include RefClk jitter. Table 97. Gen 1i/1m 1.5G receiver AC specifications<sup>2</sup> | Parameter | Symbol | Min | Typical | Max | Units | Notes | |----------------------------------------|-----------------------------|----------|----------|----------|--------|-------| | Unit Interval | T <sub>UI</sub> | 666.4333 | 666.6667 | 670.2333 | ps | - | | Total jitter data-data 5 UI | U <sub>SATA_RXTJ5UI</sub> | - | - | 0.43 | UI p-p | 1 | | Total jitter, data-data 250 UI | U <sub>SATA_RXTJ250UI</sub> | - | - | 0.60 | UI p-p | 1 | | Deterministic jitter, data-data 5 UI | U <sub>SATA_RXDJ5UI</sub> | - | - | 0.25 | UI p-p | 1 | | Deterministic jitter, data-data 250 UI | U <sub>SATA_RXDJ250UI</sub> | - | - | 0.35 | UI p-p | 1 | #### Notes: - 1. Measured at receiver. - 2. For recommended operating conditions, see Table 3. This table provides the differential receiver input AC characteristics for the SATA interface at Gen2i/2m or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter. Table 98. Gen 2i/2m 3G receiver AC specifications<sup>2</sup> | Parameter | Symbol | Min | Typical | Max | Units | Notes | |-------------------------------------------------------------------|-------------------------------|----------|----------|----------|--------|-------| | Unit Interval | T <sub>UI</sub> | 333.2167 | 333.3333 | 335.1167 | ps | - | | Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500 | U <sub>SATA_RXTJfB/500</sub> | - | - | 0.60 | UI p-p | 1 | | Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_RXTJfB/1667</sub> | - | - | 0.65 | UI p-p | 1 | | Deterministic jitter, f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500 | U <sub>SATA_RXDJfB/500</sub> | - | - | 0.42 | UI p-p | 1 | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 Table 98. Gen 2i/2m 3G receiver AC specifications<sup>2</sup> (continued) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |--------------------------------------------------------------------|-------------------------------|-----|---------|------|--------|-------| | Deterministic jitter, f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_RXDJfB/1667</sub> | - | - | 0.35 | UI p-p | 1 | - 1. Measured at receiver - 2. For recommended operating conditions, see Table 3. ## 3.19.9 SGMII interface Each SGMII port features a 4-wire AC-coupled serial link from the SerDes interface of the chip, as shown in Figure 46, where $C_{TX}$ is the external (on board) AC-coupled capacitor. Each SerDes transmitter differential pair features 100- $\Omega$ output impedance. Each input of the SerDes receiver differential pair features 50- $\Omega$ on-die termination to XGNDn. The reference circuit of the SerDes transmitter and receiver is shown in Figure 39. # 3.19.9.1 SGMII clocking requirements for SDn\_REF\_CLKn\_P and SDn\_REF\_CLKn\_N When operating in SGMII mode, the ECn\_GTX\_CLK125 clock is not required for this port. Instead, a SerDes reference clock is required on SD1\_REF\_CLK[1:2]\_P and SD1\_REF\_CLK[1:2]\_Npins. SerDes 1 may be used for SerDes SGMII configurations based on the RCW Configuration field SRDS\_PRTCL. For more information on these specifications, see SerDes reference clocks. ## 3.19.9.2 SGMII DC electrical characteristics This section discusses the electrical characteristics for the SGMII interface. ## 3.19.9.2.1 SGMII and SGMII 2.5x transmit DC specifications This table describes the SGMII SerDes transmitter AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs ( $SDn_TXn_P$ and $SDn_TXn_N$ )as shown in Figure 47. Table 99. SGMII DC transmitter electrical characteristics $(XV_{DD} = 1.35 \text{ V})^4$ | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------|-----------------|-----|-----|--------------------------------|------|-------| | Output high voltage | V <sub>OH</sub> | - | - | 1.5 x V <sub>OD</sub> -max | mV | 1 | Table continues on the next page... Table 99. SGMII DC transmitter electrical characteristics $(XV_{DD} = 1.35 \text{ V})^4$ (continued) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------------|-----------------|------------------------|-------|-------|------|-------| | Output low voltage | V <sub>OL</sub> | V <sub>OD</sub> -min/2 | - | - | mV | 1 | | Output differential voltage <sup>2, 3</sup> | V <sub>OD</sub> | 320 | 500.0 | 725.0 | mV | - | | (XV <sub>DD-Typ</sub> at 1.35 V) | | 293.8 | 459.0 | 665.6 | | - | | | | 266.9 | 417.0 | 604.7 | | - | | | | 240.6 | 376.0 | 545.2 | - | - | | | | 213.1 | 333.0 | 482.9 | - | - | | | | 186.9 | 292.0 | 423.4 | - | - | | | | 160.0 | 250.0 | 362.5 | - | - | | Output impedance (differential) | R <sub>O</sub> | 80 | 100 | 120 | Ω | - | - 1. This does not align to DC-coupled SGMII. - 2. $|V_{OD}| = |V_{SD\_TXn\_P} V_{SD\_TXn\_N}|$ . $|V_{OD}|$ is also referred to as output differential peak voltage. $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ . - 3. The $|V_{OD}|$ value shown in the Typ column is based on the condition of XVDD\_SRDSn-Typ = 1.35 V, no common mode offset variation. SerDes transmitter is terminated with 100- $\Omega$ differential load between SD $n_TXn_P$ and SD $n_TXn_N$ . - 4. For recommended operating conditions, see Table 3. This figure shows an example of a 4-wire AC-coupled SGMII serial link connection. Figure 46. 4-wire AC-coupled SGMII serial link connection example This figure shows the SGMII transmitter DC measurement circuit. 137 Figure 47. SGMII transmitter DC measurement circuit This table defines the SGMII 2.5x transmitter DC electrical characteristics for 3.125 GBaud. Table 100. SGMII 2.5x transmitter DC electrical characteristics $(XV_{DD} = 1.35 \text{ V})^1$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | | | |-------------------------------------------------------|-----------------|-----|---------|-----|------|-------|--|--| | Output differential voltage | V <sub>OD</sub> | 400 | - | 600 | mV | - | | | | Output impedance (differential) | R <sub>O</sub> | 80 | 100 | 120 | Ω | - | | | | Notes: | | | | | | | | | | 1. For recommended operating conditions, see Table 3. | | | | | | | | | ## 3.19.9.2.2 SGMII and SGMII 2.5x DC receiver electrical characteristics This table lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data. Table 101. SGMII DC receiver electrical characteristics $(SV_{DD} = 1.0V)^4$ | Parame | ter | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------|-----|-------------------------|-----|-----|------|------|-------| | DC input voltage range | | - | N/A | - | | - | 1 | | Input differential voltage | - | V <sub>RX_DIFFp-p</sub> | 100 | - | 1200 | mV | 2 | | | - | | 175 | - | | | | | Loss of signal threshold | - | V <sub>LOS</sub> | 30 | - | 100 | mV | 3 | | | - | | 65 | - | 175 | | | Table continues on the next page... Table 101. SGMII DC receiver electrical characteristics $(SV_{DD} = 1.0V)^4$ (continued) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------|----------------------|-----|-----|-----|------|-------| | Receiver differential input impedance | Z <sub>RX_DIFF</sub> | 80 | - | 120 | Ω | - | - 1. Input must be externally AC coupled. - 2. $V_{RX\ DIFFp-p}$ is also referred to as peak-to-peak input differential voltage. - 3. The concept of this parameter is equivalent to the electrical idle detect threshold parameter in PCI Express. See PCI Express DC physical layer receiver specifications, and PCI Express AC physical layer receiver specifications, for further explanation. - 4. For recommended operating conditions, see Table 3. This table defines the SGMII 2.5x receiver DC electrical characteristics for 3.125 GBaud. Table 102. SGMII 2.5x receiver DC timing specifications $(SV_{DD} = 1.0V)^{1}$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------------------|-------------------------|-----|---------|------|------|-------| | Input differential voltage | V <sub>RX_DIFFp-p</sub> | 200 | - | 1200 | mV | - | | Loss of signal threshold | $V_{LOS}$ | 75 | - | 200 | mV | - | | Receiver differential input impedance | Z <sub>RX_DIFF</sub> | 80 | - | 120 | Ω | - | #### Notes: # 3.19.9.3 SGMII AC timing specifications This section discusses the AC timing specifications for the SGMII interface. # 3.19.9.3.1 SGMII and SGMII 2.5x transmit AC timing specifications This table provides the SGMII and SGMII 2.5x transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter. Table 103. SGMII transmit AC timing specifications<sup>4</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------|-----------------|---------------|-----|---------------|--------|-------| | Deterministic jitter | JD | _ | _ | 0.17 | UI p-p | _ | | Total jitter | JT | _ | _ | 0.35 | UI p-p | 2 | | Unit Interval: 1.25 GBaud (SGMII) | UI | 800 - 100 ppm | 800 | 800 + 100 ppm | ps | 1 | | Unit Interval: 3.125 GBaud (2.5x SGMII]) | UI | 320 - 100 ppm | 320 | 320 + 100 ppm | ps | 1 | | AC coupling capacitor | C <sub>TX</sub> | 10 | _ | 200 | nF | 3 | ## Notes: <sup>1.</sup> For recommended operating conditions, see Table 3. <sup>1.</sup> Each UI is 800 ps $\pm$ 100 ppm or 320 ps $\pm$ 100 ppm. Table 103. SGMII transmit AC timing specifications<sup>4</sup> | | Parameter | Symbol | Min | Тур | Max | Unit | Notes | | | | |---|-----------------------------------------------------------------------|-------------------|----------------|---------------|------------------|----------------|----------|--|--|--| | Ī | 2. See Figure 43 for single frequency sinusoidal jitter measurements. | | | | | | | | | | | | 3. The external AC coupling capacitor is re | equired. It is re | ecommended tha | at it be plac | ed near the devi | ce transmitter | outputs. | | | | #### 3.19.9.3.2 SGMII AC measurement details Transmitter and receiver AC characteristics are measured at the transmitter outputs (SDn\_TXn\_P and SDn\_TXn\_N) or at the receiver inputs (SDn\_RXn\_P and SD*n*\_RX*n*\_N) respectively, as depicted in this figure. Figure 48. SGMII AC test/measurement load #### 3.19.9.3.3 SGMII and SGMII 2.5x receiver AC timing specification This table provides the SGMII and SGMII 2.5x receiver AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data. Table 104. SGMII Receive AC timing specifications<sup>3</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------------------------------|----------------|---------------|-----|-------------------|--------|-------| | Deterministic jitter tolerance | $J_D$ | _ | _ | 0.37 | UI p-p | 1 | | Combined deterministic and random jitter tolerance | $J_{DR}$ | _ | _ | 0.55 | UI p-p | 1 | | Total jitter tolerance | J <sub>T</sub> | _ | _ | 0.65 | UI p-p | 1, 2 | | Bit error ratio | BER | _ | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval: 1.25 GBaud (SGMII) | UI | 800 - 100 ppm | 800 | 800 + 100 ppm | ps | 1 | | Unit Interval: 3.125 GBaud (2.5x SGMII]) | UI | 320 - 100 ppm | 320 | 320 + 100 ppm | ps | 1 | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 <sup>4.</sup> For recommended operating conditions, see Table 3. Table 104. SGMII Receive AC timing specifications<sup>3</sup> (continued) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------|--------|-----|-----|-----|------|-------| |-----------|--------|-----|-----|-----|------|-------| - Measured at receiver - 2. Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 43. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. - 3. For recommended operating conditions, see Table 3. The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of Figure 43. # 3.19.10 HiGig/HiGig2 interface This section describes the HiGig/HiGig2 clocking requirements and its DC and AC electrical characteristics. # 3.19.10.1 HiGig/HiGig2 clocking requirements for SDn\_REF\_CLKn\_P and SDn\_REF\_CLKn\_N Only SerDes 1 (SD1\_REF\_CLK[1:2]\_P and SD1\_REF\_CLK[1:2]\_N) may be used for SerDes HiGig/HiGig2 configurations based on the RCW Configuration field SRDS PRTCL. For more information on these specifications, see SerDes reference clocks. # 3.19.10.2 HiGig/HiGig2 DC electrical characteristics This section describes the DC electrical characteristics for HiGig/HiGig2. ## 3.19.10.2.1 HiGig/HiGig2 transmitter DC electrical characteristics This table defines the HiGig/HiGig2 transmitter DC electrical characteristics. Table 105. HiGig/HiGig2 transmitter DC electrical characteristics $(XV_{DD} = 1.35 V)^2$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------------------|-------------------------|-------|---------|------|--------|---------------------------------------| | Output voltage | V <sub>O</sub> | -0.40 | - | 2.30 | V | 1 | | Differential output voltage | V <sub>DIFFPP</sub> | 800 | 1000 | 1600 | mV p-p | - | | DC Differential transmitter impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Transmitter DC differential impedance | Table continues on the next page... 141 Table 105. HiGig/HiGig2 transmitter DC electrical characteristics (XV<sub>DD</sub> = 1.35 V)<sup>2</sup> (continued) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | | | |-------------------------------------------------------|--------|-----|---------|-----|------|-------|--|--| | Notes: | | | | | | | | | | Absolute output voltage limit | | | | | | | | | | 2. For recommended operating conditions, see Table 3. | | | | | | | | | ## 3.19.10.2.2 HiGig/HiGig2 receiver DC electrical characteristics This table defines the HiGig/HiGig2 receiver DC electrical characteristics. Table 106. HiGig/HiGig2 receiver DC electrical characteristics $(SV_{DD} = 1.0V)^2$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------|-------------------------|------|---------|------|--------|------------------------------------| | Differential input voltage | V <sub>IN</sub> | 200 | - | 1600 | mV p-p | 1 | | DC Differential receiver impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | DC Differential receiver impedance | | 1. Measured at receiver | • | | | • | | | | 2. For recommended operating condit | ons, see Table | e 3. | | | | | #### 3.19.10.3 HiGig/HiGig2 AC timing specifications This section describes the AC timing specifications for HiGig/HiGig2. #### 3.19.10.3.1 HiGig/HiGig2 transmitter AC timing specifications This table defines the HiGig/HiGig2 transmitter AC timing specifications. RefClk jitter is not included. Table 107. HiGig/HiGig2 transmitter AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | |-------------------------------------------|----------------|------------------|---------|---------------------|--------| | Deterministic jitter | $J_D$ | - | - | 0.17 | UI p-p | | Total jitter | J <sub>T</sub> | - | - | 0.35 | UI p-p | | Unit Interval: 3.125 GBaud (HiGig/HiGig2) | UI | 320 - 100 ppm | 320 | 320 + 100 ppm | ps | | Unit Interval: 3.75 GBaud (HiGig/HiGig2) | UI | 266.66 - 100 ppm | 266.66 | 266.66 + 100<br>ppm | ps | | Notes: | • | • | | | | 1. For recommended operating conditions, see Table 3. ## 3.19.10.3.2 HiGig/HiGig2 receiver AC timing specifications This table defines the HiGig/HiGig2 receiver AC timing specifications. RefClk jitter is not included. Table 108. HiGig/HiGig2 receiver AC timing specifications<sup>3</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------|-----------------|--------------------|---------|--------------------|--------|-------| | Deterministic jitter tolerance | $J_D$ | - | - | 0.37 | UI p-p | 1 | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | - | - | 0.55 | UI p-p | 1 | | Total jitter tolerance | J <sub>T</sub> | - | - | 0.65 | UI p-p | 1, 2 | | Unit Interval: 3.125 GBaud (HiGig/<br>HiGig2) | UI | 320 - 100ppm | 320 | 320 + 100ppm | ps | - | | Unit Interval: 3.75 GBaud (HiGig/<br>HiGig2) | UI | 266.66 -<br>100ppm | 266.66 | 266.66 +<br>100ppm | ps | - | <sup>1.</sup> Measured at receiver ## 3.19.11 XFI interface This section describes the XFI clocking requirements and its DC and AC electrical characteristics. # 3.19.11.1 XFI clocking requirements for SDn\_REF\_CLKn\_P and SDn\_REF\_CLKn\_N Only SerDes 1 (SD1\_REF\_CLK[1:2]\_P and SD1\_REF\_CLK[1:2]\_N) may be used for SerDes XFI configurations based on the RCW Configuration field SRDS\_PRTCL. For more information on these specifications, see SerDes reference clocks. ## 3.19.11.2 XFI DC electrical characteristics This section describes the DC electrical characteristics for XFI. ## 3.19.11.2.1 XFI transmitter DC electrical characteristics This table defines the XFI transmitter DC electrical characteristics. <sup>2.</sup> Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 44. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. <sup>3.</sup> For recommended operating conditions, see Table 3. 143 Table 109. XFI transmitter DC electrical characteristics $(XV_{DD} = 1.35 \text{ V})^1$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------------------------------|--------------------------------------|-----|---------|-----|------|-------| | Output differential voltage | V <sub>TX-DIFF</sub> | 360 | - | 770 | mV | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-1.14 dB | 0.6 | 1.1 | 1.6 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-3.5 dB | 3 | 3.5 | 4 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-4.66 dB | 4.1 | 4.6 | 5.1 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-6.0 dB | 5.5 | 6.0 | 6.5 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-9.5 dB | 9 | 9.5 | 10 | dB | - | | Differential resistance | T <sub>RD</sub> | 80 | 100 | 120 | Ω | - | #### Notes: ## 3.19.11.2.2 XFI receiver DC electrical characteristics This table defines the XFI receiver DC electrical characteristics. Table 110. XFI receiver DC electrical characteristics $(SV_{DD} = 1.0V)^2$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------|----------------------|-----|---------|------|------|-------| | Input differential voltage | V <sub>RX-DIFF</sub> | 110 | - | 1050 | mV | 1 | | Differential resistance | R <sub>RD</sub> | 80 | 100 | 120 | Ω | - | <sup>1.</sup> Measured at receiver # 3.19.11.3 XFI AC timing specifications This section describes the AC timing specifications for XFI. # 3.19.11.3.1 XFI transmitter AC timing specifications This table defines the XFI transmitter AC timing specifications. RefClk jitter is not included. <sup>1.</sup> For recommended operating conditions, see Table 3. <sup>2.</sup> For recommended operating conditions, see Table 3. Table 111. XFI transmitter AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | |-----------------------|-------------------|------------------|---------|---------------------|--------| | Transmitter baud rate | T <sub>BAUD</sub> | 10.3125 - 100ppm | 10.3125 | 10.3125 +<br>100ppm | Gb/s | | Unit Interval | UI | - | 96.96 | - | ps | | Deterministic jitter | DJ | - | - | 0.15 | UI p-p | | Total jitter | T <sub>J</sub> | - | - | 0.30 | UI p-p | ## Notes: ## 3.19.11.3.2 XFI receiver AC timing specifications This table defines the XFI receiver AC timing specifications. RefClk jitter is not included. Table 112. XFI receiver AC timing specifications<sup>3</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |------------------------|----------------------|---------------------|---------|---------------------|--------|-------| | Receiver baud rate | R <sub>BAUD</sub> | 10.3125 -<br>100ppm | 10.3125 | 10.3125 +<br>100ppm | Gb/s | - | | Unit Interval | UI | - | 96.96 | - | ps | - | | Total non-EQJ jitter | T <sub>NON-EQJ</sub> | - | - | 0.45 | UI p-p | 1 | | Total jitter tolerance | TJ | - | - | 0.65 | UI p-p | 1, 2 | <sup>1.</sup> The total jitter $(T_J)$ consists of Random Jitter $(R_J)$ , Duty Cycle Distortion (DCD), Periodic Jitter $(P_J)$ , and Inter symbol Interference (ISI). Non-EQJ jitter can include duty cycle distortion (DCD), random jitter $(R_J)$ , and periodic jitter $(P_J)$ . Non-EQJ jitter is uncorrelated to the primary data stream with exception of the DCD and so cannot be equalized by the receiver under test. It can exhibit a wide spectrum. Non - EQJ = $T_J$ - ISI = $R_J$ + DCD + $P_J$ This figure shows the sinusoidal jitter tolerance of XFI receiver. <sup>1.</sup> For recommended operating conditions, see Table 3. <sup>2.</sup> The XFI channel has a loss budget of 9.6 dB @5.5GHz. The channel loss including connector @ 5.5GHz is 6dB. The channel crosstalk and reflection margin is 3.6dB. Manual tuning of TX Equalization and amplitude will be required for performance optimization. <sup>3.</sup> For recommended operating conditions, see Table 3. Figure 49. XFI host receiver input sinusoidal jitter tolerance ### 3.19.12 10GBase-KR interface This section describes the 10GBase-KR clocking requirements and its DC and AC electrical characteristics. # 3.19.12.1 10GBase-KR clocking requirements for SDn\_REF\_CLKn and SDn\_REF\_CLKn\_B Only SerDes 1 (SD1\_REF\_CLK[1:2]\_Pand SD1\_REF\_CLK[1:2]\_N) may be used for SerDes 10GBase-KR configurations based on the RCW Configuration field SRDS\_PRTCL. For more information on these specifications, see SerDes reference clocks. **Electrical characteristics** #### 10GBase-KR DC electrical characteristics 3.19.12.2 This section describes the DC electrical characteristics for 10GBase-KR. #### 10GBase-KR transmitter DC electrical characteristics 3.19.12.2.1 This table defines the 10GBase-KR transmitter DC electrical characteristics. Table 113. 10GBaseKR transmitter DC electrical characteristics (XV<sub>DD</sub> = 1.35V or 1.5V)<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------------------------------|-------------------------------------|-----|---------|------|------|-------| | Output differential voltage | V <sub>TX-DIFF</sub> | 800 | - | 1200 | mV | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-1.14dB | 0.6 | 1.1 | 1.6 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-3.5dB | 3 | 3.5 | 4 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-4.66dB | 4.1 | 4.6 | 5.1 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-6.0dB | 5.5 | 6.0 | 6.5 | dB | - | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-</sub><br>RATIO-9.5dB | 9 | 9.5 | 10 | dB | - | | Differential resistance | T <sub>RD</sub> | 80 | 100 | 120 | Ω | - | | 1. For recommended operating condi | tions, see Table | 3. | ' | ' | ' | 1 | #### 10GBase-KR receiver DC electrical characteristics 3.19.12.2.2 This table defines the 10GBase-KR receiver DC electrical characteristics. Table 114. 10GBase-KR receiver DC electrical characteristics $(XV_{DD} = 1.35V \text{ or } 1.5V)^{1}$ | Parameter | Symbol | Min | Typical | Max | Unit | Notes | | | |-------------------------------------------------------|----------------------|-----|---------|------|------|-------|--|--| | Input differential voltage | V <sub>RX-DIFF</sub> | - | - | 1200 | mV | - | | | | Differential resistance | R <sub>RD</sub> | 80 | - | 120 | Ω | - | | | | 1. For recommended operating conditions, see Table 3. | | | | | | | | | #### 10GBase-KR AC timing specifications 3.19.12.3 This section describes the AC timing specifications for 10GBase-KR. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 146 **NXP Semiconductors** 147 ### 3.19.12.3.1 10GBase-KR transmitter AC timing specifications This table defines the 10GBase-KR transmitter AC timing specifications. RefClk jitter is not included. Table 115. 10GBase-KR transmitter AC timing specifications<sup>1</sup> | Parameter | Symbol | Min | Typical | Max | Unit | |----------------------------------------------------|----------------------------------|----------------------|---------|----------------------|--------| | Transmitter baud rate | T <sub>BAUD</sub> | 10.3125 - 100<br>ppm | 10.3125 | 10.3125 + 100<br>ppm | Gb/s | | Uncorrelated high probability jitter/Random jitter | U <sub>HPJ</sub> /R <sub>J</sub> | - | - | 0.15 | UI p-p | | Deterministic jitter | DJ | - | - | 0.15 | UI p-p | | Total jitter | TJ | - | - | 0.30 | UI p-p | | 1. For recommended operating conditions, | see Table 3. | 1 | 1 | 1 | | ### 3.19.12.3.2 10GBase-KR receiver AC timing specifications This table defines the 10GBase-KR receiver AC timing specifications. RefClk jitter is not included. Table 116. 10GBase-KR receiver AC timing specifications<sup>2</sup> | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------|--------------------|----------------------|---------|----------------------|--------|-------| | Receiver baud rate | R <sub>BAUD</sub> | 10.3125 - 100<br>ppm | 10.3125 | 10.3125 + 100<br>ppm | Gb/s | - | | Random jitter | R <sub>J</sub> | - | - | 0.130 | UI p-p | - | | Sinusodial jitter, maximum | S <sub>J-max</sub> | - | - | 0.115 | UI p-p | - | | Duty cycle distortion | D <sub>CD</sub> | - | - | 0.035 | UI p-p | - | | Total jitter | T <sub>J</sub> | - | - | See Note 1 | UI p-p | 1 | <sup>1.</sup> The total jitter (TJ) is per Interference tolerance test IEEE Standard 802.3ap-2007 specified in Annex 69A. ### 3.19.13 1000Base-KX interface This section discusses the electrical characteristics for the 1000Base-KX. Only ACcoupled operation is supported. ### 3.19.13.1 1000Base-KX DC electrical characteristics <sup>2.</sup> For recommended operating conditions, see Table 3. ### 3.19.13.1.1 1000Base-KX Transmitter DC Specifications This table describes the 1000Base-KX SerDes transmitter DC specification at TP1 per IEEE Std 802.3ap-2007. Transmitter DC characteristics are measured at the transmitter outputs ( $SDn_TXn_P$ and $SDn_TXn_N$ ). Table 117. 1000Base-KX Transmitter DC Specifications | Parameter | Symbols | Min | Тур | Max | Units | Notes | |-----------------------------|-------------------------|-----|-----|------|-------|-------| | Output differential voltage | V <sub>TX-DIFFp-p</sub> | 800 | - | 1600 | mV | 1 | | Differential resistance | T <sub>RD</sub> | 80 | 100 | 120 | ohm | - | #### Notes: ### 3.19.13.1.2 1000Base-KX Receiver DC Specifications Table below provides the 1000Base-KX receiver DC timing specifications. Table 118. 1000Base-KX Receiver DC Specifications | Parameter | Symbols | Min | Typical | Max | Units | Notes | |----------------------------|-------------------------|-----|---------|------|-------|-------| | Input differential voltage | V <sub>RX-DIFFp-p</sub> | - | - | 1600 | mV | 1 | | Differential resistance | T <sub>RDIN</sub> | 80 | - | 120 | ohm | - | Notes: ### 3.19.13.2 1000Base-KX AC electrical characteristics # 3.19.13.2.1 1000Base-KX Transmitter AC Specifications Table below provides the 1000Base-KX transmitter AC specification. Table 119. 1000Base-KX Transmitter AC Specifications | Parameter | Symbols | Min | Typical | Max | Units | Notes | |-----------------------------------------------------------|-------------------|-------------|---------|-----------------|--------|-------| | Baud Rate | T <sub>BAUD</sub> | 1.25-100ppm | 1.25 | 1.25+100pp<br>m | Gb/s | - | | Uncorrelated High<br>Probability Jitter/<br>Random Jitter | $T_{UHPJ}T_{RJ}$ | - | - | 0.15 | UI p-p | - | Table continues on the next page... <sup>1.</sup> SRDSxLNmTECR0[AMP\_RED]=00\_0000. <sup>2.</sup> For recommended operating conditions, see Table 3. <sup>1.</sup> For recommended operating conditions, see Table 3. Table 119. 1000Base-KX Transmitter AC Specifications (continued) | Parameter | Symbols | Min | Typical | Max | Units | Notes | |----------------------|-----------------|-----|---------|------|--------|-------| | Deterministic Jitter | T <sub>DJ</sub> | - | - | 0.10 | UI p-p | - | | Total Jitter | T <sub>TJ</sub> | - | - | 0.25 | UI p-p | 1 | #### Notes: - 1. Total jitter is specified at a BER of 10<sup>-12</sup>. - 2. For recommended operating conditions, see Table 3. #### 3.19.13.2.2 1000Base-KX Receiver AC Specifications Table below provides the 1000Base-KX receiver AC specification with parameters guided by IEEE Std 802.3ap-2007. Table 120. 1000Base-KX Receiver AC Specifications | Parameter | Symbols | Min | Typical | Max | Units | Notes | |-------------------------------|---------------------|-------------|---------|-----------------|--------|-------| | Receiver Baud Rate | R <sub>BAUD</sub> | 1.25-100ppm | 1.25 | 1.25+100pp<br>m | Gb/s | - | | Random Jitter | R <sub>RJ</sub> | - | - | 0.15 | UI p-p | 1 | | Sinusoidal Jitter,<br>maximum | R <sub>SJ-max</sub> | - | - | 0.10 | UI p-p | 2 | | Total Jitter | R <sub>TJ</sub> | - | - | See Note 3 | UI p-p | 2 | #### Notes: - 1. Random jitter is specified at a BER of 10<sup>-12</sup>. - 2. The receiver interference tolerance level of this parameter shall be measured as described in Annex 69A of the IEEE Std 802.3ap-2007. - 3. Per IEEE 802.3ap-clause 70. - 4. The AC specifications do not include Refclk jitter. - 5. For recommended operating conditions, see Table 3. # Hardware design considerations #### 4.1 System clocking This section describes the PLL configuration of the chip. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 **NXP Semiconductors** 149 ### 4.1.1 PLL characteristics Characteristics of the chip's PLLs include the following: - There are two selectable core cluster PLLs which generate a clock for each core cluster from the externally supplied SYSCLK input. - Core cluster 1 (cores 0-3) can select from cluster group A PLL 1 or 2 (CGA1 or 2 PLL). - The frequency ratio between each of the core cluster PLLs and SYSCLK is selected using the configuration bits. The frequency for each core cluster is selected using the configuration bits. - The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits. - Cluster group A generates an asynchronous clock for eSDHC SDR mode from cluster group A PLL1 or cluster group A PLL 2. - Cluster group A generates an asynchronous clock for FMan from the platform PLL, cluster group A PLL1 or cluster group A PLL 2. - The DDR block PLL generates an asynchronous DDR clock from the externally supplied DDRCLK input. The frequency ratio is selected using the Memory Controller Complex PLL multiplier/ratio configuration bits. - Each of the two SerDes blocks has 2 PLLs which generate a core clock from their respective externally supplied SDn\_REF\_CLKn\_P/SDn\_REF\_CLKn\_N inputs. The frequency ratio is selected using the SerDes PLL RCW configuration bits as described in SerDes PLL ratio. # 4.1.2 Clock ranges This table provides the clocking specifications for the processor core, platform, memory, and integrated flash controller. Table 121. Processor, platform, and memory clocking specifications | Characteristic | | Maxim | | Unit | Notes | | | | |----------------------------------|------|----------|------|----------|-------|----------|-----|---------| | | 120 | 1200 MHz | | 1533 MHz | | 1800 MHz | | | | | Min | Max | Min | Max | Min | Max | 1 | | | Core cluster group PLL frequency | 1000 | 1200 | 1000 | 1533 | 1000 | 1800 | MHz | 1, 2 | | Core cluster frequency | 250 | 1200 | 250 | 1533 | 250 | 1800 | MHz | 2 | | Platform clock frequency | 400 | 533 | 400 | 600 | 400 | 600 | MHz | 1, 7 | | Memory bus clock frequency | 533 | 800 | 533 | 933 | 533 | 1066 | MHz | 1, 3, 4 | | IFC clock frequency | _ | 100 | _ | 100 | _ | 100 | MHz | 5 | Table continues on the next page... 151 Table 121. Processor, platform, and memory clocking specifications (continued) | Characteristic | | Maximum processor core frequency | | | | | | Notes | |----------------|---------------|----------------------------------|---------------|-----|---------------|-----|-----|-------| | | 1200 MHz | | 1533 MHz | | 1800 MHz | | ] | | | | Min | Max | Min | Max | Min | Max | | | | FMan | see note<br>6 | 600 | see note<br>6 | 700 | see note<br>6 | 700 | MHz | 6 | #### Notes: - 1. **Caution:**The platform clock to SYSCLK ratio and core to SYSCLK ratio settings must be chosen such that the resulting SYSCLK frequency, core frequency, and platform clock frequency do not exceed their respective maximum or minimum operating frequencies. - 2. The core cluster can run at cluster group PLL/1, PLL/2, or PLL/4. For the PLL/1 case, the minimum frequency is 1000 MHz. With a minimum cluster group PLL frequency of 1000 MHz, this results in a minimum allowable core cluster frequency of 250 MHz for PLL/4. - 3. The memory bus clock speed is half the DDR3/DDR3L data rate. DDR3/3L memory bus clock frequency is limited to min = 533 MHz. - 4. The memory bus clock speed is dictated by its own PLL. - 5. The integrated flash controller (IFC) clock speed on IFC\_CLK[0:1] is determined by half of the platform clock divided by the IFC ratio programmed in CCR[CLKDIV]. See the chip reference manual for more information. - 6. The FMan minimum frequency is 132 MHz for SGMII (1.25G), 330 MHz for SGMII (2.5G), 359 MHz for XAUI, 391 MHz for HiGig, 469 MHz for HiGig2, and 330 MHz for XFI. - 7. The minimum platform frequency should meet the requirements in Minimum platform frequency requirements for high-speed interfaces. ### 4.1.2.1 DDR clock ranges The DDR memory controller can run only in asynchronous mode, where the memory bus is clocked with the clock provided on the DDRCLK input pin, which has its own dedicated PLL. This table provides the clocking specifications for the memory bus. Table 122. Memory bus clocking specifications | Characteristic | Min | Max | Unit | Notes | |----------------------------|-----|------|------|---------| | Memory bus clock frequency | 533 | 1066 | MHz | 1, 2, 3 | #### Notes: - 1. **Caution:** The platform clock to SYSCLK ratio and core to platform clock ratio settings must be chosen such that the resulting SYSCLK frequency, core frequency, and platform frequency do not exceed their respective maximum or minimum operating frequencies. - 2. The memory bus clock refers to the chip's memory controllers' Dn\_MCK[0:3] and Dn\_MCK[0:3]\_B output clocks, running at half of the DDR data rate. - 3. The memory bus clock speed is dictated by its own PLL. # 4.1.3 SerDes PLL ratio The clock ratio between each of the two SerDes PLLs and their respective externally supplied SDn\_REF\_CLKn\_P/SDn\_REF\_CLK*n*\_N inputs is determined by a set of RCW Configuration fields-SRDS\_PRTCL\_Sn, SRDS\_PLL\_REF\_CLK\_SEL\_Sn, and SRDS\_DIV\_\*\_Sn-as shown in this table. Table 123. Valid SerDes RCW encodings and reference clocks | SerDes protocol (given lane) | Valid reference<br>clock<br>frequency | Legal setting for<br>SRDS_PRTCL_Sn | Legal setting<br>for<br>SRDS_PLL_RE<br>F_CLK_SEL_Sn | Legal setting for SRDS_DIV_*_Sn | Notes | | | | | | | |----------------------------------------|---------------------------------------|------------------------------------|-----------------------------------------------------|---------------------------------|-------|--|--|--|--|--|--| | High-speed serial and debug interfaces | | | | | | | | | | | | | PCI Express 2.5 GT/s | 100 MHz | Any PCIe | 0b0: 100 MHz | 2b10: 2.5 G | 1 | | | | | | | | (doesn't negotiate upwards) | 125 MHz | | 0b1: 125 MHz | | 1 | | | | | | | | PCI Express 5 GT/s | 100 MHz | Any PCIe | 0b0: 100 MHz | 2b01: 5.0 G | 1 | | | | | | | | (can negotiate up to 5 GT/s) | 125 MHz | | 0b1: 125 MHz | | 1 | | | | | | | | PCI Express 8 GT/s | 100 MHz | Any PCIe | 0b0: 100 MHz | 2b00: 8.0 G | 1 | | | | | | | | (can negotiate up to 8 GT/s) | 125 MHz | | 0b1: 125 MHz | | 1 | | | | | | | | Serial RapidIO 2.5 GBaud | 100 MHz | SRIO @ 2.5/5 GBaud | 0b0: 100 MHz | 0b1: 2.5 G | - | | | | | | | | | 125 MHz | | 0b1: 125 MHz | | - | | | | | | | | Serial RapidIO 3.125 GBaud | 125 MHz | SRIO @ 3.125 GBaud | 0b0: 125 MHz | Don't care | - | | | | | | | | | 156.25 MHz | | 0b1: 156.25 MHz | | - | | | | | | | | Serial RapidIO 5 GBaud | 100 MHz | SRIO @ 2.5/5 GBaud | 0b0: 100 MHz | 0b0: 5.0 G | - | | | | | | | | | 125 MHz | | 0b1: 125 MHz | | - | | | | | | | | SATA (1.5 or 3 Gbps) | 100 MHz | Any SATA | 0b0: 100 MHz | Don't care | 2 | | | | | | | | | 125 MHz | | 0b1: 125 MHz | | | | | | | | | | Debug (2.5 GBaud) | 100 MHz | Aurora @ 2.5/5 GBaud | 0b0: 100 MHz | 0b1: 2.5 G | - | | | | | | | | | 125 MHz | | 0b1: 125 MHz | | - | | | | | | | | Debug (5 GBaud) | 100 MHz | Aurora @ 2.5/5 GBaud | 0b0: 100 MHz | 0b0: 5.0 G | - | | | | | | | | | 125 MHz | | 0b1: 125 MHz | | - | | | | | | | | | | Networking interfaces | | | | | | | | | | | SGMII (1.25 GBaud) | 100 MHz | SGMII @ 1.25 GBaud | 0b0: 100 MHz | Don't care | - | | | | | | | | | 125 MHz | 1000Base-KX @ 1.25<br>GBaud | 0b1: 125 MHz | | - | | | | | | | | 2.5x SGMII (3.125 GBaud) | 125 MHz | SGMII @ 3.125 GBaud | 0b0: 125 MHz | Don't care | - | | | | | | | | | 156.25 MHz | | 0b1: 156.25 MHz | | - | | | | | | | | XAUI (3.125 GBaud) | 125 MHz | XAUI @ 3.125 GBaud | 0b0: 125 MHz | Don't care | - | | | | | | | | | 156.25 MHz | | 0b1: 156.25 MHz | | - | | | | | | | | HiGig or HiGig2 (3.125 | 125 MHz | HiGig @ 3.125 GBaud | 0b0: 125 MHz | Don't care | - | | | | | | | | GBaud) | 156.25 MHz | | 0b1: 156.25 MHz | | - | | | | | | | | HiGig or HiGig2 (3.75 GBaud) | 125 MHz | HiGig @ 3.75 GBaud | 0b0: 125 MHz | Don't care | - | | | | | | | | | 156.25 MHz | | 0b1: 156.25 MHz | | - | | | | | | | Table continues on the next page... 153 Table 123. Valid SerDes RCW encodings and reference clocks (continued) | SerDes protocol (given lane) | Valid reference<br>clock<br>frequency | Legal setting for<br>SRDS_PRTCL_Sn | Legal setting<br>for<br>SRDS_PLL_RE<br>F_CLK_SEL_Sn | Legal setting for SRDS_DIV_*_Sn | Notes | |------------------------------|---------------------------------------|------------------------------------|-----------------------------------------------------|---------------------------------|-------| | XFI (10.3125 GBaud) | 156.25 MHz | XFI @ 10.3125 GBaud | 0b0: 156.25 MHz | Don't care | - | | 10GBase-KR (10.3125GBaud) | 156.25 MHz | 10GBase-KR @ 10.3125<br>GBaud | 0b0: 156.25 MHz | Don't care | - | #### Notes: #### 4.1.4 Frequency options This section discusses interface frequency options. #### 4.1.4.1 SYSCLK and platform frequency options This table shows the expected frequency options for SYSCLK and platform frequencies. Table 124. SYSCLK and platform frequency options | Platform: SYSCLK ratio | | SYSCLK (MHz) | | | | | | |------------------------|---------------------------------------|--------------|--------|--|--|--|--| | | 66.67 | 100.00 | 133.33 | | | | | | | Platform frequency (MHz) <sup>1</sup> | | | | | | | | 3:1 | | | 400 | | | | | | 4:1 | | 400 | 533 | | | | | | 5:1 | | 500 | | | | | | | 6:1 | 400 | 600 | | | | | | | 7:1 | 466 | | | | | | | | 8:1 | 533 | | | | | | | | 9:1 | 600 | | | | | | | | | _ | | | | | | | #### Notes: #### Minimum platform frequency requirements for high-speed 4.1.4.2 interfaces The platform clock frequency must be considered for proper operation of high-speed interfaces as described below. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 <sup>1.</sup> A spread-spectrum reference clock is permitted for PCI Express. However, if any other high-speed interfaces such as sRIO, SATA, or debug is used concurrently on the same SerDes bank, spread-spectrum clocking is not permitted. <sup>2.</sup> SerDes lanes configured as SATA initially operate at 3.0 Gbps. 1.5 Gbps operation may later be enabled through the SATA IP itself. It is possible for software to set each SATA at different rates. <sup>1.</sup> Platform frequency values are shown rounded down to the nearest whole number (decimal place accuracy removed). #### Hardware design considerations For proper PCI Express operation, the platform clock frequency must be greater than or equal to: 527 MHz x (PCI Express link width) ### Figure 50. Gen 1 PEX minimum platform frequency 527 MHz x (PCI Express link width) ### Figure 51. Gen 2 PEX minimum platform frequency 527 MHz x (PCI Express link width) 4 ### Figure 52. Gen 3 PEX minimum platform frequency See section "Link Width," in the chip reference manual for PCI Express interface width details. Note that "PCI Express link width" in the above equation refers to the negotiated link width as the result of PCI Express link training, which may or may not be the same as the link width POR selection. It refers to the widest port in use, not the combined width of the number ports in use. For instance, if two x4 PCIe Gen3 ports are in use, 527 MHz platform frequency is needed to support by using Gen 3 equation (527 x 4 / 4, not 527 x 4 x 2 / 4). For proper serial RapidIO operation, the platform clock frequency must be greater than or equal to 525MHz. # 4.2 Power supply design ### 4.2.1 Voltage ID (VID) controllable supply To guarantee performance and power specifications, a specific method of selecting the optimum voltage-level must be implemented when the chip is used. As part of the chip's boot process, software must read the VID efuse values stored in the Fuse Status register (FUSESR) and then configure the external voltage regulator based on this information. This method requires a point of load voltage regulator for each chip. The $V_{DD}$ supply should be separated from the Serdes 1.0V supply $SnV_{DD}$ . It is required in order to control the $V_{DD}$ supply only. ### **NOTE** During the power-on reset process, the fuse values are read and stored in the FUSESR. It is expected that the chip's boot code reads the FUSESR value very early in the boot sequence and updates the regulator accordingly. The default voltage regulator setting that is safe for the system to boot is the recommended operating $V_{DD}$ at initial start-up of 1.025V. It is highly recommended to select a regulator with a Vout range of at least 0.9V to 1.1V, with a resolution of 12.5mV or better, when implementing a VID solution. The table below lists the valid VID efuse values that will be programmed at the factory for this chip. Table 125. Fuse Status Register (DCFG\_CCSR\_FUSESR) | Binary value of DA_V / DA_ALT_V | V <sub>DD</sub> voltage | |---------------------------------|-------------------------| | 00000 | 1.0250 V | | 00001 | 0.9875 V | | 00010 | 0.9750 V | | 10000 | 1.0000 V | | 10001 | 1.0125 V | | 10010 | 1.0250 V | For additional information on VID, please refer to the chip reference manual. ### 4.2.1.1 Options for system design There are several widely-accepted options available to the system designer for obtaining the benefits of a VID solution. The most common option is to use the VID solution to drive a system's controllable voltage-regulators through a sideband interface such as a simple parallel bus or PMBus interface. PMbus is similar to I<sup>2</sup>C but with extensions to improve robustness and address shortcomings of I<sup>2</sup>C; the PMBus specification can be found at www.pmbus.org. The simple parallel bus is supported by the chip through GPIO pins and the PMBus interface is supported by an I<sup>2</sup>C interface. Other VID solutions may be to access an FPGA/ASIC or separate power management chip through the IFC, SPI, or other chip-specific interface, where the other device then manages the voltage regulator. The method chosen for implementing the chip-specific voltage in the system is decided by the user. ### 4.2.1.1.1 Example 1: Regulators supporting parallel bus configuration In this example, a user builds a VID solution using controllable regulators with a parallel bus. In this implementation, the user chooses to utilize any subset of the available GPIO pins on the chip except those noted below. ### NOTE GPIO pins that are muxed on an interface used by the application for loading RCW information are not available for VID use. It is recommended that all GPIO pins used for VID are located in the same 32-bit GPIO IP block so that all bits can be accessed with a single read or write. The general procedure for setting the core voltage regulator to the desired operating voltage is as follows: - 1. The GPIO pins are released to high-impedance at POR. Because GPIO pins default to being inputs, they do not begin automatically driving after POR, and only work as outputs under software control. - 2. The board is responsible for a default voltage regulator setting that is "safe" for the system to boot. To achieve this, the user puts pull-up and/or pull-down resistors on the GPIO pins as needed for that specific system. For the case where the regulator's interface operates at a different voltage than $OV_{DD}$ , the chip's GPIO module can be operated in an open drain configuration. - 3. There is no direct connection between the Fuse Status Register (FUSESR) and the chip's pins. As part of the chip's boot process, software must read the efuse values stored in the FUSESR and then configure the voltage regulator based on this information. The software determines the proper value for the parallel interface and writes it to the GPIO block data (GPDAT) register. It then changes the GPIO direction (GPDIR) register from input to output to drive the new value on the device pins, thus overriding the board configuration default value. Note that some regulators may require a series of writes so that the voltage is slowly stepped from its old to its new value. - 4. When the voltage has stabilized, software adjusts the operating frequencies as desired. Upon completion of configuration, some regulators may have a write-protect pin to prevent undesired data changes after configuration is complete. A single GPIO pin on the chip could be allocated for this task if desired. ### 4.2.1.1.2 Example 2: Regulators supporting PMBus configuration In this example, a user builds a VID solution using controllable regulators with a PMBus interface. For the case where the regulator's interface operates at a different voltage than DV<sub>DD</sub>, the chip's I<sup>2</sup>C module can be operated in an open-drain configuration. In this implementation, the user chooses to utilize any I<sup>2</sup>C interface available on the chip. These regulators have a means for setting a safe, default, operating value either through strapping pins or through a default, non-volatile store. #### NOTE If I<sup>2</sup>C1 controller is selected, it is important that its calling address is different than the 7-bit value of 0x50h used by the pre-boot loader (PBL) for RCW and pre-boot initialization. The general procedure for setting the core voltage regulator to the desired operating voltage is as follows: - 1. The board is responsible for configuring a safe default value for the controllable regulator either through dedicated pins or its non-volatile store. - 2. As part of the chip's boot process, software must read the efuse values stored in the FUSESR register and then configure the voltage regulator based on this information. The software decides on a new configuration and sends this value across the I<sup>2</sup>C interface connected to the regulator's PMBus interface. Note that some regulators may require a series of writes so that the voltage is slowly stepped from its old to its new value. - 3. When the voltage has stabilized, software adjusts the operating frequencies as desired. Upon completion of configuration, some regulators may have a write-protect pin to prevent undesired data changes after configuration is complete. A single GPIO pin on the chip could be allocated for this task, if desired. # 4.2.1.1.3 Example 3: Regulators supporting FPGA/ASIC or separate power management device configuration In this example, a user builds a VID solution using controllable regulators that are managed by a FPGA/ASIC or a separate power-management device. In this implementation, the user chooses to utilize the IFC, eSPI or any other available chip interface to connect to the power-management device. The general procedure for setting the core voltage regulator to the desired operating voltage is as follows: 1. The board is responsible for configuring a safe default value for the controllable regulator either through dedicated pins or its non-volatile store. #### Hardware design considerations - 2. As part of the chip's boot process, software must read the efuse values stored in the FUSESR and then configure the voltage regulator based on this information. The software decides on a new configuration and sends this value across the IFC, eSPI, or any other interface that is used to connect to the FPGA/ASIC or separate power-management device that manages the regulator. Note that some regulators may require a series of writes so that the voltage is slowly stepped from its old to its new value. - 3. When the voltage has stabilized, software adjusts the operating frequencies as desired. Upon completion of configuration, some regulators may have a write-protect pin to prevent undesired data changes after configuration is complete. A single GPIO pin on the chip could be allocated for this task, if desired. # 4.2.2 Core and platform supply voltage filtering The $V_{DD}$ supply is normally derived from a high current capacity linear or switching power supply which can regulate its output voltage very accurately despite changes in current demand from the chip within the regulator's relatively low bandwidth. Several bulk decoupling capacitors must be distributed around the PCB to supply transient current demand above the bandwidth of the voltage regulator. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. However, customers should work directly with their power regulator vendor for best values and types of bulk capacitors. As a guideline for customers and their power regulator vendors, NXP recommends that these bulk capacitors should be chosen to maintain the positive transient power surges to less than VID + 50 mV (negative transient undershoot should comply with specification of VID - 30mV) for current steps of up to 10 A with a slew rate of 12 A/us. These bulk decoupling capacitors will ideally supply a stable voltage for current transients into the megahertz range. Above that, see Decoupling recommendations for further decoupling recommendations. # 4.2.3 PLL power supply filtering Each of the PLLs described in System clocking is provided with power through independent power supply pins (AV<sub>DD</sub>\_PLAT, A<sub>VDD</sub>\_CGAn, A<sub>VDD</sub>\_CGBn and AV<sub>DD</sub>\_Dn and AV<sub>DD</sub>\_SDn\_PLLn). AV<sub>DD</sub>\_PLAT, A<sub>VDD</sub>\_CGAn, A<sub>VDD</sub>\_CGBn and 159 $AV_{DD}$ \_Dn voltages must be derived directly from a 1.8 V voltage source through a low frequency filter scheme. $AV_{DD}$ \_SDn\_PLLn voltages must be derived directly from the $XnV_{DD}$ source through a low frequency filter scheme. The recommended solution for PLL filtering is to provide independent filter circuits per PLL power supply, as illustrated in Figure 53, one for each of the $AV_{DD}$ pins. By providing independent filters to each PLL, the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLL's resonant frequency range from a 500 kHz to 10 MHz range. Each circuit should be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of the footprint, without the inductance of vias. This figure shows the PLL power supply filter circuit. #### Where: - $R = 5 \Omega \pm 5\%$ - C1 = $10 \mu F \pm 10\%$ , 0603, X5R, with ESL $\leq 0.5 \text{ nH}$ - C2 = 1.0 $\mu$ F ± 10%, 0402, X5R, with ESL $\leq$ 0.5 nH ### NOTE A higher capacitance value for C2 may be used to improve the filter as long as the other C2 parameters do not change $(0402 \text{ body}, \text{X5R}, \text{ESL} \le 0.5 \text{ nH}).$ ### NOTE Voltage for $AV_{DD}$ is defined at the input of the PLL supply filter and not the pin of $AV_{DD}$ . Figure 53. PLL power supply filter circuit The $AV_{DD}$ \_ SDn\_PLLn signals provides power for the analog portions of the SerDes PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following Figure 54. For maximum effectiveness, the filter circuit is placed as closely as possible to the $AV_{DD}$ \_ SDn\_PLLn balls to ensure it filters out as much noise as possible. The ground connection should be #### Hardware design considerations near the AV<sub>DD</sub>\_SDn\_PLLn balls. The 0.003- $\mu$ F capacitors closest to the balls, followed by a 4.7- $\mu$ F and 47- $\mu$ F capacitor, and finally the 0.33 $\Omega$ resistor to the board supply plane. The capacitors are connected from AV<sub>DD</sub>\_SDn\_PLLn to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide, and direct. Figure 54. SerDes PLL power supply filter circuit Note the following: - AV<sub>DD</sub>\_ SDn\_PLLn should be a filtered version of $XnV_{DD}$ . - Signals on the SerDes interface are fed from the $XnV_{DD}$ power plane. - Voltage for AV<sub>DD</sub>\_ SD*n*\_PLLn is defined at the PLL supply filter and not the pin of AV<sub>DD</sub>\_ SD*n*\_PLL*n*. - A 47- $\mu$ F 0805 XR5 or XR7, 4.7- $\mu$ F 0603, and 0.003- $\mu$ F 0402 capacitor are recommended. The size and material type are important. A 0.33- $\Omega$ ± 1% resistor is recommended. - There needs to be dedicated analog ground, AGND\_SD*n*\_PLL*n* for each AV<sub>DD</sub>\_SD*n*\_PLL*n* pin up to the physical local of the filters themselves. ### 4.2.4 $SnV_{DD}$ power supply filtering For initial system bring-up, the linear regulator option is highly recommended. An example solution for $SnV_{DD}$ filtering, where $SnV_{DD}$ is sourced from a linear regulator, is illustrated in Figure 55. The component values in this example filter are system dependent and are still under characterization, component values may need adjustment based on the system or environment noise. #### Where: - C1 = 0.003 $\mu$ F ± 10%, X5R, with ESL ≤ 0.5 nH - C2 and C3 = $2.2 \mu F \pm 10\%$ , X5R, with ESL $\leq 0.5 \text{ nH}$ - F1 and F2 = 120 $\Omega$ at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1) - Bulk and decoupling capacitors are added, as needed, per power supply design. 161 Figure 55. SnV<sub>DD</sub> power supply filter circuit ### Note the following: - Please refer to Power-on ramp rate, for maximum $SnV_{DD}$ power-up ramp rate. - There needs to be enough output capacitance or a soft start feature to assure ramp rate requirement is met. - The ferrite beads should be placed in parallel to reduce voltage droop. - Besides a linear regulator, a low noise dedicated switching regulator can also be used. 10 mVp-p, 50kHz 500MHz is the noise goal. # 4.2.5 $XnV_{DD}$ power supply filtering $XnV_{DD}$ may be supplied by a linear regulator or sourced by a filtered $G1V_{DD}$ . Systems may design in both options to allow flexibility to address system noise dependencies. However, for initial system bring-up, the linear regulator option is highly recommended. An example solution for $XnV_{DD}$ filtering, where $XnV_{DD}$ is sourced from a linear regulator, is illustrated in Figure 56. The component values in this example filter are system dependent and are still under characterization, component values may need adjustment based on the system or environment noise. #### Where: - C1 = 0.003 $\mu$ F ± 10%, X5R, with ESL ≤ 0.5 nH - C2 and C3 = $2.2 \mu F \pm 10\%$ , X5R, with ESL $\leq 0.5 \text{ nH}$ - F1 and F2 = 120 $\Omega$ at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1) - Bulk and decoupling capacitors are added, as needed, per power supply design. Figure 56. XnV<sub>DD</sub> power supply filter circuit #### Hardware design considerations ### Note the following: - See Power-on ramp rate for maximum $XnV_{DD}$ power-up ramp rate. - There needs to be enough output capacitance or a soft-start feature to assure ramp rate requirement is met. - The ferrite beads should be placed in parallel to reduce voltage droop. - Besides a linear regulator, a low-noise, dedicated switching regulator can be used. 10 mVp-p, 50 kHz 500 MHz is the noise goal. # 4.2.6 USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> power supply filtering USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> must be sourced by a filtered 3.3 V and 1.8 V voltage source using a star connection. An example solution for USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> filtering, where USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> are sourced from a 3.3 V and 1.8 V voltage source, is illustrated in the following figure. The component values in this example filter is system dependent and are still under characterization, component values may need adjustment based on the system or environment noise. #### Where: - C1 = 0.003 $\mu$ F ± 10%, X5R, with ESL ≤ 0.5 nH - C2 and C3 = $2.2 \mu F \pm 10\%$ , X5R, with ESL $\leq 0.5 \text{ nH}$ - F1 = 120 $\Omega$ at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1) - Bulk and decoupling capacitors are added, as needed, per power supply design. Figure 57. USB\_HV $_{DD}$ and USB\_OV $_{DD}$ power supply filter circuit # 4.2.7 USB\_SV<sub>DD</sub> power supply filtering $USB\_SV_{DD}$ must be sourced by a filtered $V_{DD}$ using a star connection. An example solution for $USB\_SV_{DD}$ filtering, where $USB\_SV_{DD}$ is sourced from $V_{DD}$ , is illustrated in the following figure. The component values in this example filter is system dependent and are still under characterization, component values may need adjustment based on the system or environment noise. #### Where: - C1 = 2.2 $\mu$ F ± 20%, X5R, with Low ESL (for example, Panasonic ECJ0EB0J225M) - F1 = 120 $\Omega$ at 100-MHz 2A 25% Ferrite (for example, Murata BLM18PG121SH1) - Bulk and decoupling capacitors are added, as needed, per power supply design. Figure 58. USB\_SV<sub>DD</sub> power supply filter circuit # 4.3 Decoupling recommendations Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the chip system, and the chip itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $OV_{DD}$ , $DV_{DD}$ , $G1V_{DD}$ , and $LV_{DD}$ pin of the device. These decoupling capacitors should receive their power from separate $V_{DD}$ , $OV_{DD}$ , $DV_{DD}$ , $G1V_{DD}$ , $LV_{DD}$ , and GND power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part. These capacitors should have a value of 0.1 µF. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes. As presented in Core and platform supply voltage filtering, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ and other planes (for example, $OV_{DD}$ , $DV_{DD}$ , $G1V_{DD}$ , and $LV_{DD}$ ), to enable quick recharging of the smaller chip capacitors. # 4.4 SerDes block power supply decoupling recommendations The SerDes block requires a clean, tightly regulated source of power ( $SnV_{DD}$ ) and $XnV_{DD}$ ) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below. #### NOTE Only SMT capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance. - 1. The board should have at least 1 x 0.1-uF SMT ceramic chip capacitor placed as close as possible to each supply ball of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible. - 2. Between the device and any SerDes voltage regulator there should be a lower bulk capacitor for example a 10-uF, low ESR SMT tantalum or ceramic and a higher bulk capacitor for example a 100uF 300-uF low ESR SMT tantalum or ceramic capacitor. ### 4.5 Connection recommendations The following is a list of connection recommendations: - To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unless otherwise noted in this document, all unused active low inputs should be tied to V<sub>DD</sub>, OV<sub>DD</sub>, DV<sub>DD</sub>, G1V<sub>DD</sub>, and LV<sub>DD</sub> as required. All unused active high inputs should be connected to GND. All NC (noconnect) signals must remain unconnected. Power and ground connections must be made to all external V<sub>DD</sub>, OV<sub>DD</sub>, DV<sub>DD</sub>, G1V<sub>DD</sub>, LV<sub>DD</sub> and GND pins of the device. - The TEST\_SEL\_B pin must be pulled high. - The chip has temperature diodes on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as on Semiconductor, NCT72). Even if a temperature diode monitoring device is not utilized on production systems, being able to access these pins for debug or problem analysis can be valuable. Therefore, it is suggested to connect these pins to test points connected to ground through low value resistors, which can be removed if a temperature monitoring device is ever to be connected. The chip temperature diode specifications are as follows: - Operating range: 10 230 μA - Ideality factor over 13.5 220 $\mu$ A: Temperature range 25°C 105°C n = 1.006833 $\pm$ 0.008 ### 4.5.1 Legacy JTAG configuration signals Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 60. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results. Boundary-scan testing is enabled through the JTAG interface signals. The TRST\_B signal is optional in the IEEE Std 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The device requires TRST\_B to be asserted during power-on reset flow to ensure that the JTAG boundary logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST\_B during the power-on reset flow. Simply tying TRST\_B to PORESET\_B is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip. The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert PORESET\_B or TRST\_B in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 60 allows the COP port to independently assert PORESET\_B or TRST\_B, while ensuring that the target can drive PORESET\_B as well. The COP interface has a standard header, shown in Figure 59, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed. #### Hardware design considerations There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 59 is common to all known emulators. ### 4.5.1.1 Termination of unused signals If the JTAG interface and COP header will not be used, NXP recommends the following connections: - TRST\_B should be tied to PORESET\_B through a $0~k\Omega$ isolation resistor so that it is asserted when the system reset signal (PORESET\_B) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. NXP recommends that the COP header be designed into the system as shown in Figure 60. If this is not possible, the isolation resistor will allow future access to TRST\_B in case a JTAG interface may need to be wired onto the system in future debug situations. - No pull-up/pull-down is required for TDI, TMS or TDO. Figure 59. Legacy COP connector physical pinout QorlQ T2080 Data Sheet, Rev. 3, 03/2018 #### Notes: - 1. The COP port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a 10 $\Omega$ resistor for short-circuit/current-limiting protection. - 3. The KEY location (pin 14) is not physically present on the COP header. - 4. Although pin 12 is defined as a no-connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity. - 5. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B. - 6. Asserting HRESET\_B causes a hard reset on the device - 7. This is an open-drain output gate. Figure 60. Legacy JTAG interface connection QorlQ T2080 Data Sheet, Rev. 3, 03/2018 ### 4.5.2 Aurora configuration signals Correct operation of the Aurora interface requires configuration of a group of system control pins as demonstrated in the figures below. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results. NXP recommends that the Aurora 34 pin duplex connector be designed into the system as shown in Figure 63 or the 70 pin duplex connector be designed into the system as shown in Figure 64. If the Aurora interface will not be used, NXP recommends the legacy COP header be designed into the system as described in "Termination of unused signals" in the chip reference manual. Figure 61. Aurora 34 pin connector duplex pinout Figure 62. Aurora 70 pin connector duplex pinout QorlQ T2080 Data Sheet, Rev. 3, 03/2018 #### Notes: - The Aurora port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a 1 $k\Omega$ resistor for short-circuit/current-limiting protection. - 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B. - 4. Asserting HREST\_B causes a hard reset on the device - 5. This is an open-drain output gate. - 6. REF\_CLK\_P/REF\_CLK\_N and REF\_CLK1\_P/REFCLK1\_N are buffered clocks from the same common source. Figure 63. Aurora 34 pin connector duplex interface connection QorlQ T2080 Data Sheet, Rev. 3, 03/2018 #### Notes: - 1. The Aurora port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a 1 $k\Omega$ resistor for short-circuit/current-limiting protection. - 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B. - 4. Asserting HREST\_B causes a hard reset on the device - 5. This is an open-drain output gate. - 6. REF\_CLK\_P/REF\_CLK\_N and REF\_CLK1\_P/REFCLK1\_N are buffered clocks from the same common source. Figure 64. Aurora 70 pin connector duplex interface connection QorlQ T2080 Data Sheet, Rev. 3, 03/2018 # 4.5.3 Guidelines for high-speed interface termination ### 4.5.3.1 SerDes interface entirely unused If the high-speed SerDes interface is not used at all, the unused pin should be terminated as described in this section. Note that $SnV_{DD}$ , $XnV_{DD}$ and $AVDD\_SDn\_PLLn$ must remain powered. For AVDD\_SDn\_PLLn, it must be connected to $XnV_{DD}$ through a zero ohm resistor (instead of filter circuit shown in Figure 54). The following pins must be left unconnected: - SDn\_TX[7:0]\_P - SDn\_TX[7:0]\_N The following pins must be connected to SnGND: - SDn\_RX[7:0]\_P - SDn\_RX[7:0]\_N - SDn\_REF\_CLK1\_P, SDn\_REF\_CLK2\_P - SDn\_REF\_CLK1\_N, SDn\_REF\_CLK2\_N The following pins must be left unconnected: - SDn\_IMP\_CAL\_RX - SDn\_IMP\_CAL\_TX It is possible to independently disable each SerDes module by disabling all PLLs associated with it. SerDes n = 1:2 is disabled as follows: - SRDS\_PLL\_PD\_Sn = 2'b11 (both PLLs configured as powered down) - SRDS\_PLL\_REF\_CLK\_SEL\_Sn = 2'b00 - SRDS\_PRTCL\_Sn = 2 (no other values permitted when both PLLs are powered down ### 4.5.3.2 SerDes interface partly unused If only part of the high speed SerDes interface pins are used, the remaining high-speed serial I/O pins should be terminated as described in this section. Note that both $SnV_{DD}$ and $XnV_{DD}$ must remain powered. #### Hardware design considerations If any of the PLLs are un-used, the corresponding AVDD\_SDn\_PLLn must be connected to $XnV_{DD}$ through a zero ohm resistor (instead of filter circuit shown in Figure 54). The following unused pins must be left unconnected: - $SDn_TX[n]_P$ - $SDn_TX[n]_N$ The following unused pins must be connected to SnGND: - $SDn_RX[n]_P$ - $SDn_RX[n]_N$ - SD1\_REF\_CLK[1:2]\_P, SD1\_REF\_CLK[1:2]\_N (If entire SerDes 1 unused) - SD2\_REF\_CLK[1:2]\_P, SD2\_REF\_CLK[1:2]\_N (If entire SerDes 2 unused) In the RCW configuration field SRDS\_PLL\_PD\_Sn, the respective bits for each unused PLL must be set to power it down. A module is disabled when both its PLLs are turned off. After POR, if an entire SerDes module is unused, it must be powered down by clearing the SDEN fields of its corresponding PLL1 and PLL2 reset control registers (SRDSxPLLnRSTCTL). Unused lanes must be powered down by clearing the RRST and TRST fields and setting the RX\_PD and TX\_PD fields in the corresponding lane's general control register (SRDSxLNmGCR0). ### 4.5.4 USB controller connections This section details the hardware connections required for the USB controllers. ### 4.5.4.1 USB divider network This figure shows the required divider network for the VBUS interface for the chip. Additional requirements for the external components are: - Both resistors require 1% accuracy and a current capability of up to 1 mA. They must both have the same temperature coefficient and accuracy. - The zener diode must have a value of 5 V-5.25 V. - The 0.6 V diode requires an $I_F = 10$ mA, $I_R < 500$ nA and $V_{F(Max)} = 0.8$ V. If the USB PHY does not support OTG mode, this diode can be removed from the schematic or made a DNP component. Figure 65. Divider network at VBUS ### 4.6 Thermal This table shows the thermal characteristics for the chip. Note that these numbers are based on design estimates and are preliminary. | Rating | Board | Symbol | Value | Unit | Notes | |-----------------------------------------|-------------------------|---------------------|-------|------|-------| | Junction to ambient, natural convection | Single-layer board (1s) | R <sub>⊝JA</sub> | 20 | °C/W | 2, 3 | | Junction to ambient, natural convection | Four-layer board (2s2p) | $R_{\Theta JA}$ | 13 | °C/W | 2, 4 | | Junction to ambient (at 200 ft./min.) | Single-layer board (1s) | R <sub>OJMA</sub> | 14 | °C/W | 2, 3 | | Junction to ambient (at 200 ft./min.) | Four-layer board (2s2p) | R <sub>OJMA</sub> | 10 | °C/W | 2, 3 | | Junction to board | _ | R <sub>OJB</sub> | 4 | °C/W | 4 | | Junction to case top | _ | R <sub>OJCTOP</sub> | 0.6 | °C/W | 5 | | Junction to lid top | _ | R <sub>OJCLID</sub> | 0.25 | °C/W | 6 | Table 126. Package thermal characteristics<sup>1</sup> (Rev 1.1) #### Notes: - 1. See Thermal management information for additional details. - 2. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 3. Per JEDEC JESD51-3 and JESD51-6 with the board (JESD51-9) horizontal. - 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Junction-to-case-top at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. - 6. Junction-to-lid-top thermal resistance determined using the MIL-STD 883 Method 1012.1. However, instead of the cold plate, the lid top temperature is used here for the reference case temperature. Reported value does not include the thermal resistance of the interface layer between the package and cold plate. ### 4.7 Recommended thermal model Information about Flotherm models of the package or thermal data not available in this document can be obtained from your local NXP sales office. # 4.8 Thermal management information This section provides thermal management information for the flip-chip, plastic-ball, grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design-the heat sink, airflow, and thermal interface material. The recommended attachment method to the heat sink is illustrated in Figure 66. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 18 pounds force (80 Newton). Figure 66. Package exploded, cross-sectional view-FC-PBGA (with lid) - Rev 1.1 The system board designer can choose between several types of heat sinks to place on the device. There are several commercially-available thermal interfaces to choose from in the industry. Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. For additional information regarding thermal management of lid-less flip-chip packages, refer to application note AN4871 "Assembly Handling and Thermal Solutions for Lidless Flip Chip Ball Grid Array Packages". ### 4.8.1 Internal package conduction resistance For the package, the intrinsic internal conduction thermal resistance paths are as follows: - The die junction-to-case thermal resistance - The die junction-to-board thermal resistance This figure depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. (Note the internal versus external package resistance) Figure 67. Package with heat sink mounted to a printed-circuit board The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms. ### 4.8.2 Thermal interface materials A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. The performance of thermal interface materials improves with increasing contact pressure; this performance characteristic chart is generally provided by the thermal interface vendor. The recommended method of mounting heat sinks on the package is by means of a spring clip attachment to the printed-circuit board (see Figure 66). The system board designer can choose among several types of commercially-available thermal interface materials. # 5 Package information # 5.1 Package parameters for the FC-PBGA The package parameters are as provided in the following list. The package type is 25 mm x 25 mm, 896 flip-chip, plastic-ball, grid array (FC-PBGA). ### Rev 1.1: - Package outline 25 mm x 25 mm - Interconnects 896 - Ball pitch 0.8 mm - Ball diameter (typical) 0.45 mm - Solder balls 96.5% Sn, 3% Ag, 0.5% Cu - Module height 2.31 mm (minimum), 2.46 mm (typical), 2.61 (maximum) ### 5.2 Mechanical dimensions of the FC-PBGA This figure shows the mechanical dimensions and bottom surface nomenclature of the chip for Rev 1.1 silicon. | | SCALE SENICONDUCTOR, INC.<br>LL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NOT | TO SCALE | | | | |--------|--------------------------------------------------|---------------|---------------------------------|-------------------|------------|--|--|--| | TITLE: | FCPBGA, WITH | LID, | DOCUMENT NO: 98ASA00707D REV: 0 | | | | | | | | 25 X 25 X 2.4 | 6 PKG, | STANDARD: NON-JEDEC | | | | | | | | 0.8 MM PITCH, 8 | 396 1/0 | | 1 | 7 APR 2014 | | | | Figure 68. Mechanical dimensions of the FC-PBGA, with lid QorlQ T2080 Data Sheet, Rev. 3, 03/2018 #### Security fuse processor #### **NOTES:** - 1. All dimensions are in millimeters. - 2. Dimensions and tolerances per ASME Y14.5M-1994. - 3. Maximum solder ball diameter measured parallel to datum A. - 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. - 5. Parallelism measurement shall exclude any effect of mark on top surface of package. # 6 Security fuse processor This chip implements the QorIQ platform's Trust Architecture, supporting capabilities such as secure boot. Use of the Trust Architecture features is dependent on programming fuses in the Security Fuse Processor (SFP). The details of the Trust Architecture and SFP can be found in the chip reference manual. To program SFP fuses, the user is required to supply 1.80 V to the PROG\_SFP pin per Power sequencing. PROG\_SFP should only be powered for the duration of the fuse programming cycle, with a per device limit of eight fuse programming cycles. All other times PROG\_SFP should be connected to GND. The sequencing requirements for raising and lowering PROG\_SFP are shown in Figure 8. To ensure device reliability, fuse programming must be performed within the recommended fuse programming temperature range per Table 3. #### **NOTE** Users not implementing the QorIQ platform's Trust Architecture features should connect PROG\_SFP to GND. # 7 Ordering information Contact your local NXP sales office or regional marketing team for order information. # 7.1 Part numbering nomenclature This table provides the NXP QorIQ platform part numbering nomenclature. Table 127. Part numbering nomenclature | pt or t | n | nn | n | х | t | е | n | С | d | r | |-----------------------------------------------|----------|----------------------------|------------|---------------------------------------------------------|----------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|----------------------------------| | Generation | Platform | Number of virtual cores | Derivative | Qual status | Temperature range | Encryption | Package type | CPU speed | DDR data rate | Die revision | | PT = 28nm<br>(PT=Prototype)<br>(T=Production) | 2 | 08 = 8<br>virtual<br>cores | 0-9 | P = Prototype<br>N = Qualified<br>to industrial<br>tier | S =<br>Standard<br>temp<br>X =<br>Extended<br>temp | E = SEC<br>present<br>N = SEC<br>not<br>present | 7 = FC-PBGA<br>C4 and sphere Pb-free (lidless)<br>8 = FC-PBGA<br>C4 and sphere Pb-free (with lid) | M = 1200<br>MHz<br>P = 1533<br>MHz<br>T = 1800<br>MHz | Q(L) =<br>1600 MT/s<br>T = 1866<br>MT/s<br>1 = 2133<br>MT/s | A = Rev<br>1.0<br>B = Rev<br>1.1 | # 7.2 Orderable part numbers addressed by this document This table provides the NXP orderable part numbers addressed by this document for the chip. Table 128. Orderable part numbers addressed by this document | Part number | pt or t | n | nn | n | х | t | е | n | С | d | r | |--------------|-------------|---|----------------------------|---|------------------|-----------------|---------------------------|---|-----------------|------------------|-------------------| | T2080NSE8MQB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | S = Std<br>temp | E = SEC<br>present | 8 | M = 1200<br>MHz | Q = 1600<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSN8MQB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | S = Std<br>temp | N = SEC<br>not<br>present | 8 | M = 1200<br>MHz | Q = 1600<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXE8MQB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | X = Ext<br>temp | E = SEC<br>present | 8 | M = 1200<br>MHz | Q = 1600<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXN8MQB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | X = Ext<br>temp | N = SEC<br>not<br>present | 8 | M = 1200<br>MHz | Q = 1600<br>MT/s | B =<br>Rev<br>1.1 | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 ### Ordering information Table 128. Orderable part numbers addressed by this document (continued) | Part number | pt or t | n | nn | | n | х | t | е | n | С | d | r | |---------------|-------------|---|----------------------------|---|---|------------------|-----------------|---------------------------|---|-----------------|----------------------|-------------------| | T2080NSE8PTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | E = SEC<br>present | 8 | P = 1533<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSN8PTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | N = SEC<br>not<br>present | 8 | P = 1533<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXE8PTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | E = SEC<br>present | 8 | P = 1533<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXN8PTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | N = SEC<br>not<br>present | 8 | P = 1533<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSE8TTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | E = SEC<br>present | 8 | T = 1800<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSN8TTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | N = SEC<br>not<br>present | 8 | T = 1800<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXE8TTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | E = SEC<br>present | 8 | T = 1800<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXN8TTB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | N = SEC<br>not<br>present | 8 | T = 1800<br>MHz | T = 1866<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSE8T1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | E = SEC<br>present | 8 | T = 1800<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSN8T1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | N = SEC<br>not<br>present | 8 | T = 1800<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXE8T1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | E = SEC<br>present | 8 | T = 1800<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXN8T1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | N = SEC<br>not<br>present | 8 | T = 1800<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSE8MQLB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | E = SEC<br>present | 8 | M = 1200<br>MHz | QL =<br>1600<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSN8MQLB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | S = Std<br>temp | N = SEC<br>not<br>present | 8 | M = 1200<br>MHz | QL =<br>1600<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXE8MQLB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | E = SEC<br>present | 8 | M = 1200<br>MHz | QL =<br>1600<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXN8MQLB | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | | N =<br>Qualified | X = Ext<br>temp | N = SEC<br>not<br>present | 8 | M = 1200<br>MHz | QL =<br>1600<br>MT/s | B =<br>Rev<br>1.1 | Table continues on the next page... Table 128. Orderable part numbers addressed by this document (continued) | Part number | pt or t | n | nn | n | х | t | е | n | С | d | r | |--------------|-------------|---|----------------------------|---|------------------|-----------------|---------------------------|---|-----------------|------------------|-------------------| | T2080NSE8P1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | S = Std<br>temp | E = SEC<br>present | 8 | P = 1533<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | | T2080NSN8P1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | S = Std<br>temp | N = SEC<br>not<br>present | 8 | P = 1533<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXE8P1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | X = Ext<br>temp | E = SEC<br>present | 8 | P = 1533<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | | T2080NXN8P1B | T =<br>28nm | 2 | 08 = 8<br>virtual<br>cores | 0 | N =<br>Qualified | X = Ext<br>temp | N = SEC<br>not<br>present | 8 | P = 1533<br>MHz | 1 = 2133<br>MT/s | B =<br>Rev<br>1.1 | # 7.2.1 Part marking Parts are marked as in the example shown in this figure. FC-PBGA Legend: T2080xtencdr is the orderable part number. ATWLYYWW is the traceability code. MMMMMM is the mask number. CCCCC is the country code. YWWLAZ is the assembly traceability code. Figure 69. Part marking for FC-PBGA chip # 8 Revision history This table summarizes revisions to this document. QorlQ T2080 Data Sheet, Rev. 3, 03/2018 # Table 129. Revision history | Revision | Date | Description | |----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 03/2018 | <ul> <li>Changed XVDD to SVDD in Figure 7</li> <li>Updated the row "AC Input Swing Limits at 1.8 V OVDD" in Table 13</li> <li>Updated the row "Input capacitance" in Table 15</li> <li>Removed the table "PLL lock times" from the section RESET initialization</li> <li>Added Table 48 and Figure 24</li> <li>Updated the row "Input current (OVIN = 0 V or OVIN = OVDD)" in Table 51</li> <li>Updated note 5 in Table 121</li> <li>Changed "two fuse programming cycles" to "eight fuse programming cycles" in Security fuse processor</li> </ul> | | 2 | 07/2016 | <ul> <li>Updated the document title to conform with new document naming requirements.</li> <li>In the pin list table: <ul> <li>Revealed alternate pin SDHC_CLK_SYNC_IN on primary pin IRQ[10].</li> <li>Revealed alternate pin SDHC_CLK_SYNC_OUT on primary pin SPI_CS_B[3].</li> </ul> </li> <li>In Power sequencing, added a note for the frequency requirements when using Trust Architecture Security Monitor battery-backed features and changed the stable value from 75 ms to 400 ms.</li> <li>In Table 6 and Table 7, added the 1533 MHz and 1200 MHz low-power numbers and added footnote 9.</li> <li>In eSPI AC timing specifications, added a note for the master mode internal clock diagram that SPICLK appears on the interface only after CS assertion.</li> <li>In RGMII AC timing specifications, added a note to footnote 9 that MAC10 is not impacted by erratum A-005177 and meets industry specifications.</li> <li>In Orderable part numbers addressed by this document, added the following part numbers: <ul> <li>T2080NSE8MQLB</li> <li>T2080NSBMQLB</li> </ul> </li> <li>T2080NSRBMQLB</li> <li>T2080NSRBP1B</li> <li>T2080NSRBP1B</li> <li>T2080NXE8P1B</li> <li>T2080NXRBP1B</li> </ul> <li>T2080NXRBP1B</li> <li>T2080NXNBP1B</li> | | 1 | 03/2016 | <ul> <li>Throughout the document, removed Rev 1.0 information and the preliminary data disclaimers.</li> <li>In Table 3, added table footnote 8.</li> <li>Updated Table 4, "Output driver capability."</li> <li>In Table 6 and Table 7, added the 2133 MT/s (low-power version) numbers and re-ordered the rows from largest to smallest MHz power number.</li> <li>In Table 8: <ul> <li>Added rows for DDR I/O 2133 MT/s and USB_SV<sub>DD</sub>.</li> <li>Updated the SerDes 1.35 V parameter to "4x 5 G-baud".</li> </ul> </li> <li>In Table 10, updated the PH10 core frequencies.</li> <li>In Table 19, added the maximum rise/fall of PORESET_B and changed the HRESET_B max from 1 to 10.</li> <li>In DDR3 and DDR3L SDRAM controller, added to the NOTE that DDR3L is not supported at a DDR data rate of 2133 MT/s.</li> <li>In the tables of DDR3 and DDR3L SDRAM interface DC electrical characteristics, changed "Dn_MV<sub>REF</sub>" to "MVREFn".</li> <li>In Table 20, updated the I/O leakage current min/max from -100/100 to -50/50.</li> <li>In Table 23 and Table 24, added the 2133 MT/s data rates and added notes that only DDR3 supports 2133 MT/s.</li> <li>In Table 32, added "10 Mbps" to note 9 as an option for RGMII if the device cannot cope with a wide skew.</li> <li>Added Table 34, "Ethernet management interface 1 DC electrical characteristics (LV<sub>DD</sub> = 1.8 V)."</li> <li>In Table 37, removed "x2" from "(Frame Manager x2)" in table footnote 4.</li> </ul> | Table continues on the next page... QorlQ T2080 Data Sheet, Rev. 3, 03/2018 # Table 129. Revision history (continued) | Revision | Date | Description | |----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Bute | In Table 39, changed the input current min and max to -50 and 50. In Table 71, updated the unit interval minimum from 199.40 to 199.94. In note 2 of Table 103 and in the final paragraph of SGMII and SGMII 2.5x receiver AC timing specification, changed the figure reference from Figure 43 to Figure 42. In Table 121, updated the 1800 MHz memory bus clock frequency maximum from 933 to 1066 and, in table footnote 6, changed the XFI minimum frequency from 359 MHz to 300 MHz. In Table 122, changed the maximum frequency from 933 MHz to 1066 MHz. Removed the following sections: "Platform to SYSCLK PLL ratio" "Core cluster to SYSCLK PLL ratio" "Core complex PLL select" "BDR controller PLL ratios" "Frame Manager clock select" "ESDHC SDR mode clock select" In Connection recommendations, changed the example from "Analog Devices, ADT7461A" to "Semiconductor, NCT72" and added the chip temperature diode specifications. In Thermal management information, updated the recommended spring force maximum from 10 pounds to 18 pounds. Updated Mechanical dimensions of the FC-PBGA, to include package parameters. In Orderable part numbers addressed by this document, added the following part numbers: "T2080NSE8T1B T2080NSN8T1B T2080NXN8T1B | | 0 | 01/2015 | Initial release | #### How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet. Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2015-2018 NXP B.V. Document Number T2080 Revision 3, 03/2018