## 4-1/2 Digit A/D Converter

## Features

- Low Rollover Error: $\pm 1$ Count Max
- Nonlinearity Error: $\pm 1$ Count Max
- Reading for OV Input
- True Polarity Indication at Zero for Null Detection
- Multiplexed BCD Data Output
- TTL-Compatible Outputs
- Differential Input
- Control Signals Permit Interface to UARTs and Microprocessors
- Blinking Display Visually Indicates Overrange Condition
- Low Input Current: 1pA
- Low Zero Reading Drift: $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Auto-Ranging Supported with Overrange and Underrange Signals
- Available in PDIP and Surface-Mount Packages


## Applications

- Precision Analog Signal Processor
- Precision Sensor Interface
- High Accuracy DC Measurements


## Device Selection Table

| Part Number | Package | Temperature Range |
| :--- | :---: | :---: |
| TC7135CLI | 28 -Pin PLCC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| TC7135CPI | 28 -Pin PDIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| TC7135CBU | $64-$-Pin PQFP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## General Description

The TC7135 4-1/2 digit A/D converter (ADC) offers 50ppm (1 part in 20,000 ) resolution with a maximum nonlinearity error of 1 count. An auto zero cycle reduces zero error to below $10 \mu \mathrm{~V}$ and zero drift to $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Source impedance errors are minimized by a 10pA maximum input current. Rollover error is limited to $\pm 1$ count.

Microprocessor based measurement systems are supported by BUSY, $\overline{\text { STROBE }}$ and RUN/HOLD control signals. Remote data acquisition systems with data transfer via UARTs are also possible. The additional control pins and multiplexed BCD outputs make the TC7135 the ideal converter for display or microprocessor based measurement systems.

## Functional Block Diagram



## TC7135

## Package Types

| 28-Pin PDIP |  |  | 28-Pin PDIP |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | TC7135 |  |
|  |  | V- |  | 28 UNDERRANGE |
| 은 |  | REF IN 2 |  | 27 overrange |
| 良 |  | ANALOG $\square$ |  | 26 STROBE |
| $4 \sqrt{3}$ |  | INT OUT 4 |  | 25 RUN/HOLD |
| AZ IN 5 | 25 RUN/HOLD | AZ IN 5 |  | 24 DIGTAL GND |
| BUFF OUT 6 | 24 DIGTAL GND | BUFF OUT 6 |  | 23 POLARITY |
| REF CAP- 7 | 23 POLARITY | $\mathrm{C}_{\text {REF }-7} 7$ |  | 22 Clock in |
| REF CAP + 8 | 22 CLOCK IN | $\mathrm{C}_{\text {REF }+} 8$ |  | 21 busy |
| -InPUT 9 | 21 BUSY | - InPUT 9 |  | 20 D1 (LSD) |
| +INPUT 10 | 20 D1 (LSD) | +INPUT 10 |  | 19 D2 |
|  |  | $v+11$ |  | 18 D3 |
|  |  | (MSD) D5 12 |  | 17 D 4 |
| $\underset{\sim}{\circ}$ |  | (LSB) B1 13 |  | $16 \mathrm{B8}$ (MSB) |
| ${ }_{\underline{\text { @ }} \text { - }}$ |  | B2 14 |  | 15 B4 |
| 64-Pin PQFP |  |  |  |  |
|  |  |  |  |  |
|  |  |  |  |  |
| NC 2 |  | 47 NC | 48 <br> 48 <br> 47 <br> 18 |  |
| NC 3 |  | 46 NC |  |  |
| NC 4 |  | 45 D3 |  |  |
|  |  | 44 D4 |  |  |
| NC 5 <br> NC 6  |  | $43 \mathrm{B8}$ |  |  |
| overrange 7 |  | 42 B 4 |  |  |
| UNDERRANGE 8 |  | 41 B 2 |  |  |
| NC 9 | TC7135 | 40 NC |  |  |
| V- 10 |  | 39 B1 |  |  |
| REF IN 11 |  | 38 D 5 |  |  |
| ANALOG COM 12 |  | 37 NC |  |  |
| NC 13 |  | 36 NC |  |  |
| $\text { NC } 14$ |  | 35 NC |  |  |
| NC 15 |  | 34 NC |  |  |
| NC 16 |  | 33 NC |  |  |
|  |  |  |  |  |
|  |  | $0 \pm$ |  |  |

NOTE: $N C=$ No internal connection.

### 1.0 ELECTRICAL SPECIFICATIONS

## Absolute Maximum Ratings*

Positive Supply Voltage. $+6 \mathrm{~V}$
Negative Supply Voltage $\qquad$-9V

Analog Input Voltage (Pin 9 or 10) .... V+ to V- (Note 2)
Reference Input Voltage (Pin 2) ...................... V+ to V-
Clock Input Voltage ........................................ 0V to V+
Operating Temperature Range .............. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range ............ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Package Power Dissipation; ( $\mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ )
28-Pin PDIP $\qquad$ $1.14 \Omega$
28-Pin PLCC $1.00 \Omega$
64-Pin PQFP .1.14 $\Omega$
*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of the specifications is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

## TC7135 ELECTRICAL SPECIFICATIONS

Electrical Characteristics: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{F}_{\mathrm{CLOCK}}=120 \mathrm{kHz}, \mathrm{V}+=+5 \mathrm{~V}$, $\mathrm{V}-=-5 \mathrm{~V}$, unless otherwise specified (see Functional Block Diagram).

| Symbol | Parameter | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog |  |  |  |  |  |  |
|  | Display Reading with Zero Volt Input | -0.0000 | $\pm 0.0000$ | +0.0000 | Display Reading | Note 2 and Note 3 |
| $\mathrm{TC}_{Z}$ | Zero Reading Temperature Coefficient | - | 0.5 | 2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$, (Note 4) |
| TC FSS | Full Scale Temperature Coefficient | - | - | 5 | ppm/ ${ }^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V},$ <br> (Note 4 and Note 5) |
| NL | Nonlinearity Error | - | 0.5 | 1 | Count | Note 6 |
| DNL | Differential Linearity Error | - | 0.01 | - | LSB | Note 6 |
|  | Display Reading in Ratiometric Operation | +0.9996 | +0.9999 | +1.0000 | Display Reading | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF, }}$ (Note 2) |
| $\pm$ FSE | $\pm$ Full Scale Symmetry Error (Rollover Error) | - | 0.5 | 1 | Count | $-\mathrm{V}_{\text {IN }}=+\mathrm{V}_{\text {IN }}$, (Note 7) |
| $\mathrm{I}_{\mathrm{N}}$ | Input Leakage Current | - | 1 | 10 | pA | Note 3 |
| $\mathrm{e}_{\mathrm{N}}$ | Noise | - | 15 | - | $\mu \mathrm{V}_{\text {P-P }}$ | Peak-to-Peak Value not Exceeded 95\% of Time |
| Digital |  |  |  |  |  |  |
| IIL | Input Low Current | - | 10 | 100 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current | - | 0.08 | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=+5 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | - | 0.2 | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage; $\mathrm{B}_{1}, \mathrm{~B}_{2}, \mathrm{~B}_{4}, \mathrm{~B}_{8}, \mathrm{D}_{1} \mathrm{D}_{5}$ <br> Busy, Polarity, Overrange, Underrange, Strobe | 2.4 | 4.4 | 5 | V | $\mathrm{I}_{\mathrm{OH}}=1 \mathrm{~mA}$ |
|  |  | 4.9 | 4.99 | 5 | V | $\mathrm{I}_{\mathrm{OH}}=10 \mu \mathrm{~A}$ |
| $\mathrm{F}_{\text {CLK }}$ | Clock Frequency | 0 | 200 | 1200 | kHz | Note 8 |

Note 1: Limit input current to under $100 \mu \mathrm{~A}$ if input voltages exceed supply voltage.
Full scale voltage $=2 \mathrm{~V}$.
$\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$.
$30^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$
.External reference temperature coefficient less than $0.01 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
$-2 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq+2 \mathrm{~V}$. Error of reading from best fit straight line.
$\left|\mathrm{V}_{\text {IN }}\right|=1.9959$.
Specification related to clock frequency range over which the TC7135 correctly performs its various functions. Increased errors result at higher operating frequencies.

## TC7135 ELECTRICAL SPECIFICATIONS (CONTINUED)

Electrical Characteristics: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{F}_{\text {CLOCK }}=120 \mathrm{kHz}, \mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}$, unless otherwise specified (see Functional Block Diagram).

| Symbol | Parameter | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  |  |  |  |  |  |
| V+ | Positive Supply Voltage | 4 | 5 | 6 | V |  |
| V- | Negative Supply Voltage | -3 | -5 | -8 | V |  |
| I+ | Positive Supply Current | - | 1 | 3 | mA | $\mathrm{F}_{\text {CLK }}=0 \mathrm{~Hz}$ |
| I- | Negative Supply Current | - | 0.7 | 3 | mA | $\mathrm{F}_{\text {CLK }}=0 \mathrm{~Hz}$ |
| PD | Power Dissipation | - | 8.5 | 30 | mW | $\mathrm{F}_{\text {CLK }}=0 \mathrm{~Hz}$ |

Note 1: Limit input current to under $100 \mu \mathrm{~A}$ if input voltages exceed supply voltage.
2: Full scale voltage $=2 \mathrm{~V}$.
$\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$.
4: $30^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$
5: .External reference temperature coefficient less than $0.01 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
6: $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+2 \mathrm{~V}$. Error of reading from best fit straight line.
7: $\left|\mathrm{V}_{\mathrm{IN}}\right|=1.9959$.
8: Specification related to clock frequency range over which the TC7135 correctly performs its various functions. Increased errors result at higher operating frequencies.

### 2.0 PIN DESCRIPTIONS

The description of the pins are listed in Table 2-1.

## TABLE 2-1: PIN FUNCTION TABLE

| Pin Number 28-Pin PDIP | Symbol | Description |
| :---: | :---: | :---: |
| 1 | V- | Negative power supply input. |
| 2 | REF IN | External reference input. |
| 3 | ANALOG COMMON | Reference point for REF IN. |
| 4 | INT OUT | Integrator output. Integrator capacitor connection. |
| 5 | AZ IN | Auto zero inpt. Auto-zero capacitor connection. |
| 6 | BUFF OUT | Analog input buffer output. Integrator resistor connection. |
| 7 | $\mathrm{C}_{\text {REF }}{ }^{-}$ | Reference capacitor input. Reference capacitor negative connection. |
| 8 | $\mathrm{C}_{\text {REF }}{ }^{+}$ | Reference capacitor input. Reference capacitor positive connection. |
| 9 | -INPUT | Analog input. Analog input negative connection. |
| 10 | +INPUT | Analog input. Analog input positive connection. |
| 11 | V+ | Positive power supply input. |
| 12 | D5 | Digit drive output. Most Significant Digit (MSD) |
| 13 | B1 | Binary Coded Decimal (BCD) output. Least Significant Bit (LSB) |
| 14 | B2 | BCD output. |
| 15 | B4 | BCD output. |
| 16 | B8 | BCD output. Most Significant Bit (MSB) |
| 17 | D4 | Digit drive output. |
| 18 | D3 | Digit drive output. |
| 19 | D2 | Digit drive output. |
| 20 | D1 | Digit drive output. Least Significant Digit (LSD) |
| 21 | BUSY | Busy output. At the beginning of the signal-integration phase, BUSY goes High and remains High until the first clock pulse after the integrator zero crossing. |
| 22 | CLOCK IN | Clock input. Conversion clock connection. |
| 23 | POLARITY | Polarity output. A positive input is indicated by a logic High output. The polarity output is valid at the beginning of the reference integrate phase and remains valid until determined during the next conversion. |
| 24 | DGND | Digital logic reference input. |
| 25 | RUN/HOLD | Run / Hold input. When at a logic High, conversions are performed continuously. A logic Low holds the current data as long as the Low condition exists. |
| 26 | STROBE | Strobe output. The STROBE output pulses low in the center of the digit drive outputs. |
| 27 | OVERRANGE | Over range output. A logic High indicates that the analog input exceeds the full scale input range. |
| 28 | UNDERRANGE | Under range output. A logic High indicates that the analog input is less than $9 \%$ of the full scale input range. |

### 3.0 DETAILED DESCRIPTION

## (All Pin Designations Refer to 28-Pin DIP)

### 3.1 Dual Slope Conversion Principles

The TC7135 is a dual slope, integrating A/D converter. An understanding of the dual slope conversion technique will aid in following the detailed TC7135 operational theory.
The conventional dual slope converter measurement cycle has two distinct phases:

1. Input signal integration
2. Reference voltage integration (de-integration)

The input signal being converted is integrated for a fixed time period. Time is measured by counting clock pulses. An opposite polarity constant reference voltage is then integrated until the integrator output voltage returns to zero. The reference integration time is directly proportional to the input signal.
In a simple dual slope converter, a complete conversion requires the integrator output to "ramp-up" and "ramp-down."
A simple mathematical equation relates the input signal, reference voltage, and integration time:

## EQUATION 3-1:

$$
\frac{1}{\mathrm{R}_{\mathrm{INT}} \mathrm{C}_{\mathrm{INT}}} \int_{0}^{T_{\mathrm{INT}}} \mathrm{~V}_{\mathrm{IN}}(\mathrm{~T}) \mathrm{DT}=\frac{\mathrm{V}_{\text {REF }} \mathrm{T}_{\text {DEINT }}}{\mathrm{R}_{\text {INT }} \mathrm{C}_{\mathrm{INT}}}
$$

where:
$V_{\text {REF }}=$ Reference voltage
$\mathrm{T}_{\text {INT }}=$ Signal integration time (fixed)
$\mathrm{T}_{\text {DEINT }}=$ Reference voltage integration time (variable).

For a constant $\mathrm{V}_{\mathrm{IN}}$ :
EQUATION 3-2:
$\mathrm{V}_{\mathrm{IN}}=\frac{\mathrm{V}_{\text {REF }} \mathrm{T}_{\text {DEINT }}}{\mathrm{T}_{\text {INT }}}$

The dual slope converter accuracy is unrelated to the integrating resistor and capacitor values, as long as they are stable during a measurement cycle. An inher-
ent benefit is noise immunity. Noise spikes are integrated, or averaged, to zero during the integration periods.
Integrating ADCs are immune to the large conversion errors that plague successive approximation converters in high-noise environments (see Figure 3-1).

FIGURE 3-1: BASIC DUAL SLOPE CONVERTER


### 3.2 TC7135 Operational Theory

The TC7135 incorporates a system zero phase and integrator output voltage zero phase to the normal twophase dual-slope measurement cycle. Reduced system errors, fewer calibration steps, and a shorter overrange recovery time result.
The TC7135 measurement cycle contains four phases:

1. System zero
2. Analog input signal integration
3. Reference voltage integration
4. Integrator output zero

Internal analog gate status for each phase is shown in Figure 3-1.

TABLE 3-1: INTERNAL ANALOG GATE STATUS

| Conversion Cycle Phase | $\mathbf{S W}_{\mathbf{I}}$ | $\mathbf{S W}_{\mathbf{R I}^{+}}$ | $\mathbf{S W}_{\mathbf{R I}^{-}}$ | $\mathbf{S W}_{\mathbf{Z}}$ | $\mathbf{S W}_{\mathbf{R}}$ | $\mathbf{S W}_{\mathbf{1}}$ | $\mathbf{S W}_{\mathbf{I Z}}$ | Reference Figures |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| System Zero |  |  |  | Closed | Closed | Closed |  | Figure 3-2 |
| Input Signal Integration | Closed |  |  |  |  |  |  | Figure 3-3 |
| Reference Voltage Integration |  | Closed* |  |  |  | Closed |  | Figure 3-4 |
| Integrator Output Zero |  |  |  |  |  | Closed | Closed | Figure 3-5 |

*Note: Assumes a positive polarity input signal. $\mathrm{SW}_{\mathrm{RI}}$ would be closed for a negative input signal.

### 3.2.1 SYSTEM ZERO

During this phase, errors due to buffer, integrator, and comparator offset voltages are compensated for by charging $\mathrm{C}_{\mathrm{AZ}}$ (auto zero capacitor) with a compensating error voltage. With a zero input voltage the integrator output will remain at zero.
The external input signal is disconnected from the internal circuitry by opening the two SW, switches. The internal input points connect to ANALOG COMMON. The reference capacitor charges to the reference voltage potential through $\mathrm{SW}_{\mathrm{R}}$. A feedback loop, closed around the integrator and comparator, charges the $\mathrm{C}_{\mathrm{AZ}}$ capacitor with a voltage to compensate for buffer amplifier, integrator, and comparator offset voltages (see Figure 3-2).

FIGURE 3-2: SYSTEM ZERO PHASE


### 3.2.2 ANALOG INPUT SIGNAL INTEGRATION

The TC7135 integrates the differential voltage between the +INPUT and -INPUT pins. The differential voltage must be within the device Common mode range; - 1V from either supply rail, typically. The input signal polarity is determined at the end of this phase.
See Figure 2-3

## FIGURE 3-3: INPUT SIGNAL INTEGRATION PHASE



### 3.2.3 REFERENCE VOLTAGE INTEGRATION

The previously-charged reference capacitor is connected with the proper polarity to ramp the integrator output back to zero (see Figure 3-4). The digital reading displayed is:

EQUATION 3-3:
Reading $=10,000 \frac{[\text { Differential Input] }}{\mathrm{V}_{\text {REF }}}$

FIGURE 3-4: REFERENCE VOLTAGE INTEGRATION CYCLE


### 3.2.4 INTEGRATOR OUTPUT ZERO

This phase ensures the integrator output is at 0 V when the system zero phase is entered. It also ensures that the true system offset voltages are compensated for. This phase normally lasts 100 to 200 clock cycles. If an overrange condition exists, the phase is extended to 6200 clock cycles (see Figure 3-5).

FIGURE 3-5: INTEGRATOR OUTPUT ZERO PHASE


### 4.0 ANALOG SECTION FUNCTIONAL DESCRIPTION

### 4.1 Differential Inputs

The TC7135 operates with differential voltages (+INPUT, pin 10 and -INPUT, pin 9) within the input amplifier Common mode range, which extends from 1V below the positive supply to 1 V above the negative supply. Within this Common mode voltage range, an 86 dB Common mode rejection ratio is typical.
The integrator output also follows the Common mode voltage and must not be allowed to saturate. A worstcase condition exists, for example, when a large positive Common mode voltage with a near full scale negative differential input voltage is applied. The negative input signal drives the integrator positive when most of its swing has been used up by the positive Common mode voltage. For these critical applications, the integrator swing can be reduced to less than the recommended 4 V full scale swing, with some loss of accuracy. The integrator output can swing within 0.3 V of either supply without loss of linearity.

### 4.2 Analog Common Input

ANALOG COMMON is used as the -INPUT return during auto zero and de-integrate. If -INPUT is different from ANALOG COMMON, a Common mode voltage exists in the system. However, this signal is rejected by the excellent CMRR of the converter. In most applications, -INPUT will be set at a fixed, known voltage (power supply common, for instance). In this application, ANALOG COMMON should be tied to the same point, thus removing the Common mode voltage from the converter. The reference voltage is referenced to ANALOG COMMON.

### 4.3 Reference Voltage Input

The reference voltage input (REF IN) must be a positive voltage with respect to ANALOG COMMON. A reference voltage circuit is shown in Figure 4-1.

FIGURE 4-1: USING AN EXTERNAL REFERENCE

5.0 DIGITAL SECTION

FUNCTIONAL DESCRIPTION
The major digital subsystems within the TC7135 are illustrated in Figure 5-1, with timing relationships shown in Figure 5-2. The multiplexed BCD output data can be displayed on LCD or LED displays. The digital section is best described through a discussion of the control signals and data outputs.

FIGURE 5-1: DIGITAL SECTION FUNCTIONAL DIAGRAM


FIGURE 5-2: TIMING DIAGRAMS FOR OUTPUTS


### 5.1 RUN/HOLD Input

When left open, this pin assumes a logic "1" level. With a RUN/ $\overline{\mathrm{HOLD}}=1$, the TC7135 performs conversions continuously, with a new measurement cycle beginning every 40,002 clock pulses.
When RUN/ $\overline{H O L D}$ changes to a logic " 0 ," the measurement cycle in progress will be completed, data held and displayed, as long as the logic " 0 " condition exists.
A positive pulse ( $>300 \mathrm{nsec}$ ) at RUN/ $\overline{\mathrm{HOLD}}$ initiates a new measurement cycle. The measurement cycle in progress when RUN/HOLD initially assumed the logic " 0 " state must be completed before the positive pulse can be recognized as a single conversion run command.

The new measurement cycle begins with a 10,001count auto zero phase. At the end of this phase the busy signal goes high.

### 5.2 STROBE Output

During the measurement cycle, the $\overline{\text { STROBE }}$ control line is pulsed low five times. The five low pulses occur in the center of the digit drive signals $\left(D_{1}, D_{2}, D_{3}, D_{5}\right)$ (see Figure 5-3).
$D_{5}$ (MSD) goes high for 201 counts when the measurement cycles end. In the center of the $D_{5}$ pulse, 101 clock pulses after the end of the measurement cycle, the first STROBE occurs for one half clock pulse. After the $D_{5}$ digit strobe, $D_{4}$ goes high for 200 clock pulses. The STROBE then goes low 100 clock pulses after $\mathrm{D}_{4}$ goes high. This continues through the $D_{1}$ digit drive pulse.
The digit drive signals will continue to permit display scanning. STROBE pulses are not repeated until a new measurement is completed. The digit drive signals will not continue if the previous signal resulted in an overrange condition.
The active low $\overline{\text { STROBE }}$ pulses aid BCD data transfer to UARTs, processors and external latches. For more information, please refer to Application Note 784.

FIGURE 5-3: STROBE SIGNAL LOW FIVE TIMES PER CONVERSION


### 5.3 BUSY Output

At the beginning of the signal integration phase, BUSY goes high and remains high until the first clock pulse after the integrator zero crossing. BUSY returns to the logic " 0 " state after the measurement cycle ends in an overrange condition. The internal display latches are loaded during the first clock pulse after BUSY and are latched at the clock pulse end. The BUSY signal does not go high at the beginning of the measurement cycle, which starts with the auto zero cycle.

### 5.4 OVERRANGE Output

If the input signal causes the reference voltage integration time to exceed 20,000 clock pulses, the OVERRANGE output is set to a logic "1." The overrange output register is set when BUSY goes low and is reset at the beginning of the next reference integration phase.

### 5.5 UNDERRANGE Output

If the output count is $9 \%$ of full scale or less (-1800 counts), the underrange register bit is set at the end of BUSY. The bit is set low at the next signal integration phase.

### 5.6 POLARITY Output

A positive input is registered by a logic "1" polarity signal. The polarity bit is valid at the beginning of reference integrate and remains valid until determined during the next conversion.

The polarity bit is valid even for a zero reading. Signals less than the converter's LSB will have the signal polarity determined correctly. This is useful in null applications.

### 5.7 Digit Drive Outputs

Digit drive signals are positive-going signals. The scan sequence is $D_{5}$ to $D_{1}$. All positive pulses are 200 clock pulses wide, with the exception $D_{5}$, which is 201 clock pulses wide.
All five digits are scanned continuously, unless an overrange condition occurs. In an overrange condition, all digit drives are held low from the final STROBE pulse until the beginning of the next reference integrate phase. The scanning sequence is then repeated. This provides a blinking visual display indication.

### 5.8 BCD Data Outputs

The binary coded decimal ( $B C D$ ) bits $B_{8}, B_{4}, B_{2}$, and $B_{1}$ are positive-true logic signals. The data bits become active at the same time as the digit drive signals. In an overrange condition, all data bits are at a logic " 0 " state.

### 6.0 TYPICAL APPLICATIONS

### 6.1 Component Value Selection

### 6.1.1 INTEGRATING RESISTOR

The integrating resistor $\mathrm{R}_{\mathrm{INT}}$ is determined by the full scale input voltage and the output current of the buffer used to charge the integrator capacitor, $\mathrm{C}_{\mathrm{INT}}$. Both the buffer amplifier and the integrator have a class A output stage, with $100 \mu \mathrm{~A}$ of quiescent current. A $20 \mu \mathrm{~A}$ drive current gives negligible linearity errors. Values of $5 \mu \mathrm{~A}$ to $40 \mu \mathrm{~A}$ give good results. The exact value of an integrating resistor for a $20 \mu \mathrm{~A}$ current is easily calculated.

## EQUATION 6-1:

$$
\mathrm{R}_{\mathrm{INT}}=\frac{\text { Full scale voltage }}{20 \mu \mathrm{~A}}
$$

### 6.1.2 INTEGRATING CAPACITOR ( $\mathrm{C}_{\text {INT }}$ )

The product of integrating resistor and capacitor should be selected to give the maximum voltage swing that ensures the tolerance buildup will not saturate the integrator swing (approximately 0.3 V from either supply). For $\pm 5 \mathrm{~V}$ supplies and ANALOG COMMON tied to supply ground, a $\pm 3.5 \mathrm{~V}$ to $\pm 4 \mathrm{~V}$ full scale integrator swing is adequate. $\mathrm{A} 0.10 \mu \mathrm{~F}$ to $0.47 \mu \mathrm{~F}$ is recommended. In general, the value of $\mathrm{C}_{\mathrm{INT}}$ is given by:

## EQUATION 6-2:

$$
\begin{aligned}
\mathrm{C}_{\mathrm{INT}} & =\frac{[10,000 \times \text { clock period }] \times \mathrm{I}_{\text {INT }}}{\text { Integrator output voltage swing }} \\
& =\frac{(10,000) \text { (clock period) }(20 \mu \mathrm{~A})}{\text { Integrator output voltage swing }}
\end{aligned}
$$

A very important characteristic of the integrating capacitor $\mathrm{C}_{\mathrm{INT}}$ is that it has low dielectric absorption to prevent rollover or ratiometric errors. A good test for dielectric absorption is to use the capacitor with the input tied to the reference. This ratiometric condition should read half scale 0.9999, with any deviation probably due to dielectric absorption. Polypropylene capacitors give undetectable errors at reasonable cost. Polystyrene and polycarbonate capacitors may also be used in less critical applications.

### 6.1.3 AUTO ZERO AND REFERENCE CAPACITORS

The size of the auto zero capacitor has some influence on the noise of the system. A large capacitor reduces the noise. The reference capacitor should be large enough such that stray capacitance to ground from its nodes is negligible.

The dielectric absorption of the reference and auto zero capacitors are only important at power-on or when the circuit is recovering from an overload. Smaller or cheaper capacitors can be used if accurate readings are not required for the first few seconds of recovery.

### 6.1.4 REFERENCE VOLTAGE

The analog input required to generate a full scale output is $V_{\text {IN }}=2 \mathrm{~V}_{\text {REF }}$.
The stability of the reference voltage is a major factor in the overall absolute accuracy of the converter. For this reason, it is recommended that a high-quality reference be used where high-accuracy absolute measurements are being made.

### 6.2 Conversion Timing

### 6.2.1 LINE FREQUENCY REJECTION

A signal integration period at a multiple of the 60 Hz line frequency will maximize 60 Hz "line noise" rejection. A 100 kHz clock frequency will reject $50 \mathrm{~Hz}, 60 \mathrm{~Hz}$ and 400 Hz noise. This corresponds to five readings per second (see Table 6-1 and Table 6-2).

TABLE 6-1: CONVERSION RATE VS. CLOCK FREQUENCY

| Oscillator Frequency <br> $\mathbf{( k H z )}$ | Conversion Rate <br> (Conv./Sec.) |
| :---: | :---: |
| 100 | 2.5 |
| 120 | 3 |
| 200 | 5 |
| 300 | 7.5 |
| 400 | 10 |
| 800 | 20 |
| 1200 | 30 |

TABLE 6-2: LINE FREQUENCY REJECTION VS. CLOCK FREQUENCY

| Oscillator Frequency <br> $\mathbf{( k H z})$ | Line Frequency Rejection <br> $\mathbf{( H z})$ |
| :---: | :---: |
| 300 | 60 |
| 200 |  |
| 150 |  |
| 120 |  |
| 100 |  |
| 40 |  |
| $33-1 / 3$ |  |
| 250 |  |
| $166-2 / 3$ |  |
| 125 |  |
| 100 |  |
| 100 |  |

The conversion rate is easily calculated:
EQUATION 6-3:

```
Reading \(1 / \mathrm{sec}=\frac{\text { Clock Frequency (Hz) }}{4000}\)
```


### 6.3 High Speed Operation

The maximum conversion rate of most dual slope A/D converters is limited by the frequency response of the comparator. The comparator in this circuit follows the integrator ramp with a $3 \mu \mathrm{sec}$ delay, at a clock frequency of $160 \mathrm{kHz}(6 \mu \mathrm{sec}$ period), Half of the first reference integrate clock period is lost in delay. This means that the meter reading will change from 0 to 1 with a $50 \mu \mathrm{~V}$ input, 1 to 2 with $150 \mu \mathrm{~V}$, 2 to 3 at $250 \mu \mathrm{~V}$, etc. This transition at midpoint is considered desirable by most users. However, if the clock frequency is increased appreciably above 200 kHz , the instrument will flash "1" on noise peaks, even when the input is shorted.
For many dedicated applications where the input signal is always of one polarity, the delay of the comparator need not be a limitation. Since the nonlinearity and noise do not increase substantially with frequency, clock rates of up to $\sim 1 \mathrm{MHz}$ may be used. For a fixed clock frequency, the extra count, or counts, caused by comparator delay, will be a constant and can be subtracted out digitally.
The clock frequency may be extended above 160 kHz without this error, however, by using a low value resistor in series with the integrating capacitor. The effect of the resistor is to introduce a small pedestal voltage on to the integrator output at the beginning of the reference integrate phase. By careful selection of the ratio between this resistor and the integrating resistor (a few tens of ohms in the recommended circuit), the compar-
ator delay can be compensated and the maximum clock frequency extended by approximately a factor of 3. At higher frequencies, ringing and second-order breaks will cause significant nonlinearities in the first few counts of the instrument.

The minimum clock frequency is established by leakage on the auto zero and reference capacitors. With most devices, measurement cycles as long as 10 seconds give no measurable leakage error.
The clock used should be free from significant phase or frequency jitter. Several suitable low-cost oscillators are shown in Section 6.0, Typical Applications. The multiplexed output means that if the display takes significant current from the logic supply, the clock should have good PSRR.

### 6.4 Zero Crossing Flip Flop

The flip flop interrogates the data once every clock pulse after the transients of the previous clock pulse and half clock pulse have died down. False zero crossings caused by clock pulses are not recognized. Of course, the flip flop delays the true zero crossing by up to one count in every instance. If a correction were not made, the display would always be one count too high. Therefore, the counter is disabled for one clock pulse at the beginning of the reference integrate (de-integrate) phase. This one-count delay compensates for the delay of the zero crossing flip flop and allows the correct number to be latched into the display. Similarly, a one-count delay at the beginning of auto zero gives an overload display of 0000 instead of 0001. No delay occurs during signal integrate so that true ratiometric readings result.

### 6.5 Generating a Negative Supply

A negative voltage can be generated from the positive supply by using a TC7660 (see Figure 6-1).

FIGURE 6-1: NEGATIVE SUPPLY VOLTAGE GENERATOR


FIGURE 6-2: 4-1/2 DIGIT ADC WITH MULTIPLEXED COMMON ANODE LED DISPLAY


FIGURE 6-3:


Gates are 74C04

1. $\mathrm{F}_{\mathrm{O}}=\frac{1}{2 \mathrm{C}\left(0.41 \mathrm{R}_{\mathrm{P}}+0.7 \mathrm{R}_{1}\right)}, \mathrm{R}_{\mathrm{P}}=\frac{\mathrm{R}_{1} \mathrm{R}_{2}}{\mathrm{R}_{1}+\mathrm{R}_{2}}$
a. If $R_{1}=R_{2}=R_{1}, F \cong 0.55 / R C$
b. If $R_{2} \gg R_{1}, F \cong 0.45 / R_{1} C$
c. If $R_{2} \ll R_{1}, F \cong 0.72 / R_{1} C$
2. Examples:
a. $F=120 \mathrm{kHz}, \mathrm{C}=420 \mathrm{pF}$
$R_{1}=R_{2} \approx 10.9 \mathrm{k} \Omega$
b. $F=120 \mathrm{kHz}, \mathrm{C}=420 \mathrm{pF}, \mathrm{R}_{2}=50 \mathrm{k} \Omega$
$\mathrm{R}_{1}=8.93 \mathrm{k} \Omega$
c. $\mathrm{F}=120 \mathrm{kHz}, \mathrm{C}=220 \mathrm{pF}, \mathrm{R}_{2}=5 \mathrm{k} \Omega$ $R_{1}=27.3 \mathrm{k} \Omega$

FIGURE 6-4: COMPARATOR CLOCK CIRCUITS


FIGURE 6-5: 4-1/2 DIGIT ADC WITH MULTIPLEXED COMMON CATHODE LED DISPLAY


### 7.0 PACKAGING INFORMATION

### 7.1 Package Marking Information

Package marking data not available at this time.

### 7.2 Taping Forms

## Component Taping Orientation for 28-Pin PLCC Devices



Standard Reel Component Orientation for TR Suffix Device

Carrier Tape, Number of Components Per Reel and Reel Size

| Package | Carrier Width (W) | Pitch (P) | Part Per Full Reel | Reel Size |
| :--- | :---: | :---: | :---: | :---: |
| $28-$ Pin PLCC | 24 mm | 16 mm | 750 | 13 in |

## Component Taping Orientation for 64-Pin PQFP Devices



Carrier Tape, Number of Components Per Reel and Reel Size

| Package | Carrier Width (W) | Pitch (P) | Part Per Full Reel | Reel Size |
| :--- | :---: | :---: | :---: | :---: |
| $64-$ Pin PQFP | 32 mm | 24 mm | 250 | 13 in |

[^0]
### 7.3 Package Dimensions



## 28-Pin PLCC



Dimensions: inches (mm)

### 7.3 Packaging Dimensions (Continued)

64-Pin PQFP

## SALES AND SUPPORT

## Data Sheets

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office
2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
3. The Microchip Worldwide Site (www.microchip.com)

Please specify which device, revision of silicon and Data Sheet (include Literature \#) you are using.
New Customer Notification System
Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

TC7135

NOTES:

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

## Trademarks

The Microchip name and logo, the Microchip logo, FilterLab, KeeLoq, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.
© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

[^1]
## Worldwide Sales and Service

## AMERICAS

## Corporate Office

2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200 Fax: 480-792-7277
Technical Support: 480-792-7627
Web Address: http://www.microchip.com

## Rocky Mountain

2355 West Chandler Blvd
Chandler, AZ 85224-6199
Tel: 480-792-7966 Fax: 480-792-7456

## Atlanta

500 Sugar Mill Road, Suite 200B
Atlanta, GA 30350
Tel: 770-640-0034 Fax: 770-640-0307

## Boston

2 Lan Drive, Suite 120
Westford, MA 01886
Tel: 978-692-3848 Fax: 978-692-3821

## Chicago

333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 630-285-0071 Fax: 630-285-0075

## Dallas

4570 Westgrove Drive, Suite 160
Addison, TX 75001
Tel: 972-818-7423 Fax: 972-818-2924

## Detroit

Tri-Atria Office Building
32255 Northwestern Highway, Suite 190
Farmington Hills, MI 48334
Tel: 248-538-2250 Fax: 248-538-2260

## Kokomo

2767 S. Albright Road
Kokomo, Indiana 46902
Tel: 765-864-8360 Fax: 765-864-8387

## Los Angeles

18201 Von Karman, Suite 1090
Irvine, CA 92612
Tel: 949-263-1888 Fax: 949-263-1338

## New York

150 Motor Parkway, Suite 202
Hauppauge, NY 11788
Tel: 631-273-5305 Fax: 631-273-5335

## San Jose

Microchip Technology Inc
2107 North First Street, Suite 590
San Jose, CA 95131
Tel: 408-436-7950 Fax: 408-436-7955

## Toronto

6285 Northam Drive, Suite 108
Mississauga, Ontario L4V 1X5, Canada
Tel: 905-673-0699 Fax: 905-673-6509

## ASIA/PACIFIC

## Australia

Microchip Technology Australia Pty Ltd
Suite 22, 41 Rawson Street
Epping 2121, NSW
Australia
Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

## China - Beijing

Microchip Technology Consulting (Shanghai)
Co., Ltd., Beijing Liaison Office
Unit 915
Bei Hai Wan Tai Bldg.
No. 6 Chaoyangmen Beidajie
Beijing, 100027, No. China
Tel: 86-10-85282100 Fax: 86-10-85282104

## China - Chengdu

Microchip Technology Consulting (Shanghai)
Co., Ltd., Chengdu Liaison Office
Rm. 2401, 24th Floor,
Ming Xing Financial Tower
No. 88 TIDU Street
Chengdu 610016, China
Tel: 86-28-86766200 Fax: 86-28-86766599

## China - Fuzhou

Microchip Technology Consulting (Shanghai)
Co., Ltd., Fuzhou Liaison Office
Unit 28F, World Trade Plaza
No. 71 Wusi Road
Fuzhou 350001, China
Tel: 86-591-7503506 Fax: 86-591-7503521

## China - Shanghai

Microchip Technology Consulting (Shanghai
Co., Ltd.
Room 701, Bldg. B
Far East International Plaza
No. 317 Xian Xia Road
Shanghai, 200051
Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

## China - Shenzhen

Microchip Technology Consulting (Shanghai)
Co., Ltd., Shenzhen Liaison Office
Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu
Shenzhen 518001, China
Tel: 86-755-2350361 Fax: 86-755-2366086

## China - Hong Kong SAR

Microchip Technology Hongkong Ltd.
Unit 901-6, Tower 2, Metroplaza
223 Hing Fong Road
Kwai Fong, N.T., Hong Kong
Tel: 852-2401-1200 Fax: 852-2401-3431

## India

Microchip Technology Inc
India Liaison Office
Divyasree Chambers
1 Floor, Wing A (A3/A4)
No. 11, O'Shaugnessey Road
Bangalore, 560 025, India
Tel: 91-80-2290061 Fax: 91-80-2290062

## Japan

Microchip Technology Japan K.K.
Benex S-1 6F
3-18-20, Shinyokohama
Kohoku-Ku, Yokohama-shi
Kanagawa, 222-0033, Japan
Tel: 81-45-471-6166 Fax: 81-45-471-6122

## Korea

Microchip Technology Korea
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Korea 135-882
Tel: 82-2-554-7200 Fax: 82-2-558-5934

## Singapore

Microchip Technology Singapore Pte Ltd.
200 Middle Road
\#07-02 Prime Centre
Singapore, 188980
Tel: 65-6334-8870 Fax: 65-6334-8850

## Taiwan

Microchip Technology Taiwan
11F-3, No. 207
Tung Hua North Road
Taipei, 105, Taiwan
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

## EUROPE

## Denmark

Microchip Technology Nordic ApS
Regus Business Centre
Lautrup hoj 1-3
Ballerup DK-2750 Denmark
Tel: 4544209895 Fax: 4544209910

## France

Microchip Technology SARL
Parc d'Activite du Moulin de Massy
43 Rue du Saule Trapu
Batiment A - ler Etage
91300 Massy, France
Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

## Germany

Microchip Technology GmbH
Gustav-Heinemann Ring 125
D-81739 Munich, Germany
Tel: 49-89-627-144 0 Fax: 49-89-627-144-44

## Italy

Microchip Technology SRL
Centro Direzionale Colleoni
Palazzo Taurus 1 V. Le Colleoni 1
20041 Agrate Brianza
Milan, Italy
Tel: 39-039-65791-1 Fax: 39-039-6899883

## United Kingdom

Microchip Ltd.
505 Eskdale Road
Winnersh Triangle
Wokingham
Berkshire, England RG41 5TU
Tel: 441189215869 Fax: 44-118 921-5820


[^0]:    NOTE: Drawing does not represent total number of pins.

[^1]:    Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro ${ }^{\oplus}$ 8-bit MCUs, KEELOQ ${ }^{\oplus}$ code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.

