INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC01 2001 Nov 16



#### CONTENTS

| 1          | FEATURES                                                 | 16 |
|------------|----------------------------------------------------------|----|
| 2          | APPLICATIONS                                             | 16 |
| _          |                                                          |    |
| 3          | GENERAL DESCRIPTION                                      | 16 |
| 4          | QUICK REFERENCE DATA                                     | 16 |
| 5          | ORDERING INFORMATION                                     | 16 |
| 6          | BLOCK DIAGRAM                                            | 4- |
| 7          | PINNING                                                  | 17 |
| 8          | FUNCTIONAL DESCRIPTION                                   | 18 |
| -          |                                                          | 19 |
| 8.1        | Mode select switch                                       |    |
| 8.2<br>8.3 | Mode select                                              |    |
| 8.4        | Built-in protection circuits<br>Short-circuit protection |    |
|            |                                                          |    |
| 9          | LIMITING VALUES                                          |    |
| 10         | HANDLING                                                 |    |
| 11         | THERMAL CHARACTERISTICS                                  |    |
| 12         | DC CHARACTERISTICS                                       |    |
| 13         | AC CHARACTERISTICS                                       |    |
| 14         | APPLICATION INFORMATION                                  |    |
| 14.1       | Input configuration                                      |    |
| 14.2       | Output power                                             |    |
| 14.3       | Power dissipation                                        |    |
| 14.4       | Supply Voltage Ripple Rejection (SVRR)                   |    |
| 14.5       | Switch-on and switch-off                                 |    |
|            |                                                          |    |

PCB layout and grounding

Typical performance characteristics

### **TDA8512J**

| 15   | PACKAGE OUTLINE                                                                      |
|------|--------------------------------------------------------------------------------------|
| 16   | SOLDERING                                                                            |
| 16.1 | Introduction to soldering through-hole mount packages                                |
| 16.2 | Soldering by dipping or by solder wave                                               |
| 16.3 | Manual soldering                                                                     |
| 16.4 | Suitability of through-hole mount IC packages for dipping and wave soldering methods |
| 17   | DATA SHEET STATUS                                                                    |
| 18   | DEFINITIONS                                                                          |
| 19   | DISCLAIMERS                                                                          |
|      |                                                                                      |

14.5 14.6

14.7

## 26 W BTL and 2 $\times$ 13 W SE or 4 $\times$ 13 W SE power amplifier

#### **1 FEATURES**

- Requires very few external components
- High output power
- Low output offset voltage Bridge-Tied Load (BTL) channel
- Fixed gain
- Good ripple rejection
- · Mode select switch: operating, mute and standby
- Short-circuit safe to ground and across load
- · Low power dissipation in any short-circuit condition
- · Thermally protected
- Reverse polarity safe
- Electrostatic discharge protection
- No switch-on and switch-off plops

- Flexible leads
- · Low thermal resistance
- Identical inputs: inverting and non-inverting.

#### 2 APPLICATIONS

- Multimedia systems
- Active speaker systems (stereo with sub woofer or QUAD).

#### **3 GENERAL DESCRIPTION**

The TDA8512J is an integrated class-B output amplifier in a 17-lead Single-In-Line (SIL) power package. It contains  $4 \times 13$  W Single Ended (SE) amplifiers of which two can be used to configure a 26 W BTL amplifier.

#### 4 QUICK REFERENCE DATA

| SYMBOL              | PARAMETER                       | CONDITIONS                   | MIN. | TYP. | MAX.  | UNIT |
|---------------------|---------------------------------|------------------------------|------|------|-------|------|
| General             |                                 |                              |      |      | 1     | 1    |
| V <sub>P</sub>      | supply voltage                  |                              | 6    | 15   | 18    | V    |
| I <sub>ORM</sub>    | repetitive peak output current  |                              | _    | _    | 4     | A    |
| I <sub>q(tot)</sub> | total quiescent current         |                              | _    | 80   |       | mA   |
| I <sub>stb</sub>    | standby current                 |                              | -    | 0.1  | 100.0 | μA   |
| BTL channel         |                                 | ·                            | ·    | •    |       |      |
| Po                  | output power                    | $R_L = 4 \Omega$ ; THD = 10% | -    | 26   | -     | W    |
| SVRR                | supply voltage ripple rejection |                              | 46   | -    | -     | dB   |
| V <sub>n(o)</sub>   | noise output voltage            | R <sub>s</sub> = 0 Ω         | -    | 70   | -     | μV   |
| Z <sub>i</sub>      | input impedance                 |                              | 25   | -    | -     | kΩ   |
| $ \Delta V_{OO} $   | DC output offset voltage        |                              | -    | -    | 150   | mV   |
| SE channels         | •                               |                              | ·    | •    | •     | •    |
| Po                  | output power                    | THD = 10%                    |      |      |       |      |
|                     |                                 | $R_L = 4 \Omega$             | _    | 7.0  | _     | w    |
|                     |                                 | $R_L = 2 \Omega$             | _    | 13.0 | _     | w    |
| SVRR                | supply voltage ripple rejection |                              | 46   | -    | -     | dB   |
| V <sub>n(o)</sub>   | noise output voltage            | R <sub>s</sub> = 0 Ω         | -    | 50   | -     | μV   |
| Z <sub>i</sub>      | input impedance                 |                              | 50   | -    | -     | kΩ   |

#### 5 ORDERING INFORMATION

| TYPE     | PACKAGE             |                                                                         |         |  |
|----------|---------------------|-------------------------------------------------------------------------|---------|--|
| NUMBER   | ER NAME DESCRIPTION |                                                                         | VERSION |  |
| TDA8512J | DBS17P              | P plastic DIL-bent-SIL power package; 17 leads (lead length 12 mm) SOT2 |         |  |

#### 6 BLOCK DIAGRAM



#### 7 PINNING

| SYMBOL          | PIN | DESCRIPTION                     |
|-----------------|-----|---------------------------------|
| ĪNV1            | 1   | non-inverting input 1           |
| SGND            | 2   | signal ground                   |
| ĪNV2            | 3   | non-inverting input 2           |
| RR              | 4   | supply voltage ripple rejection |
| V <sub>P1</sub> | 5   | supply voltage 1                |
| OUT1            | 6   | output 1                        |
| GND1            | 7   | power ground 1                  |
| OUT2            | 8   | output 2                        |
| REF             | 9   | reference voltage input         |
| OUT3            | 10  | output 3                        |
| GND2            | 11  | power ground 2                  |
| OUT4            | 12  | output 4                        |
| V <sub>P2</sub> | 13  | supply voltage 2                |
| MODE            | 14  | mode select switch input        |
| INV3            | 15  | inverting input 3               |
| ĪNV3            | 16  | non-inverting input 3           |
| ĪNV4            | 17  | non-inverting input 4           |



## 26 W BTL and $2 \times 13$ W SE or $4 \times 13$ W SE power amplifier

#### 8 FUNCTIONAL DESCRIPTION

The TDA8512J contains four identical amplifiers and can be used in the configurations:

- Two SE channels (fixed gain 20 dB) and one BTL channel (fixed gain 26 dB)
- Four SE channels.

(R<sub>L</sub> depends on the application).

#### 8.1 Mode select switch

A special feature of the TDA8512J device is the mode select switch (pin MODE), offering:

- Low standby current (<100 μA)
- Low switching current (low cost supply switch)
- Mute facility.

To avoid switch-on plops, it is advised to keep the amplifier in the mute mode for longer than 100 ms to allow charging of the input capacitors at pins  $\overline{INV1}$ ,  $\overline{INV2}$ ,  $\overline{INV3}$ ,  $\overline{INV3}$ and  $\overline{INV4}$ . This can be achieved by:

- · Control via a microcontroller
- An external timing circuit (see Fig.3).

The circuit slowly ramps up the voltage at the pin MODE when switching on, and results in fast muting when switching off.



#### 8.2 Mode select

For the 3 functional modes; standby, mute and operate, the pin MODE can be driven by a 3-state logic output stage: e.g. microcontroller with some extra components for DC level shifting. (see Fig.10).

Standby mode will be activated by a applying a low DC level between 0 and 2 V. The power consumption of the device will be reduced to less than 1.5 mW. The input and output pins are floating: high impedance condition.

Mute mode will be activated by a applying a DC level between 3.3 and 6.4 V. The outputs of the amplifier will be muted (no audio output); however, the amplifier is DC biased and the DC level of the input and output pins stays on half the supply voltage.

Operating mode is obtained at a DC level between 8.5 V and  $V_{\text{P}}.$ 

#### 8.3 Built-in protection circuits

The device contains both a thermal protection, and a short-circuit protection.

Thermal protection:

The junction temperature is measured by a temperature sensor; at a junction temperature of about 160 °C this detection circuit switches off the power stages.

Short-circuit protection (outputs to ground, supply and across the load):

Short-circuit is detected by a so called Maximum Current Detection circuit, which measures the current in the positive, respectively negative supply line of each power stage. At currents exceeding (typical) 6 A, the power stages are switched off during some ms.

#### 8.4 Short-circuit protection

When a short-circuit during operation to either GND or across the load of one or more channels occurs, the output stages are switched off for approximately 20 ms. After that time, it is checked during approximately 50  $\mu$ s to see whether the short-circuit is still present. Due to this duty factor of 50  $\mu$ s per 20 ms, the average supply current is very low during this short-circuit (approximately 40 mA, see Fig.4).

### TDA8512J



#### 9 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                          | CONDITIONS        | MIN. | MAX. | UNIT |
|------------------|------------------------------------|-------------------|------|------|------|
| V <sub>P</sub>   | supply voltage                     | operating         | -    | 18   | V    |
|                  |                                    | no signal         | -    | 21   | V    |
| I <sub>OSM</sub> | non-repetitive peak output current |                   | -    | 6    | A    |
| I <sub>ORM</sub> | repetitive peak output current     |                   | -    | 4    | A    |
| V <sub>sc</sub>  | short-circuit safe voltage         | operating; note 1 | -    | 18   | V    |
| V <sub>rp</sub>  | reverse polarity voltage           |                   | -    | 6    | V    |
| P <sub>tot</sub> | total power dissipation            |                   | -    | 60   | W    |
| T <sub>stg</sub> | storage temperature                |                   | -55  | +150 | °C   |
| T <sub>amb</sub> | ambient temperature                |                   | -40  | +85  | °C   |
| T <sub>vj</sub>  | virtual junction temperature       |                   | -    | 150  | °C   |

Note

1. To ground and across load.

#### 10 HANDLING

ESD protection of this device complies with the Philips' General Quality Specification (GQS).

### TDA8512J

#### 11 THERMAL CHARACTERISTICS

In accordance with IEC 60747-1.

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 40.0  | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    | see Fig.5   | 1.3   | K/W  |

The measured thermal resistance of the IC-package ( $R_{th(j-c)}$ ) is maximum 1.3 K/W if all four channels are driven. For a maximum ambient temperature of 60 °C and  $V_P = 15$  V, the following calculation for the heatsink can be made:

For the application two SE outputs with 2  $\Omega$  load, the measured worst-case sine-wave dissipation is 2  $\times$  7 W

For the application BTL output with 4  $\Omega$  load, the worst-case sine-wave dissipation is 12.5 W.

So the total power dissipation is  $P_{d(tot)} = 2 \times 7 + 12.5 \text{ W} = 26.5 \text{ W}.$ 

At  $T_{j(max)}$  = 150 °C the temperature increase, caused by the power dissipation, is:  $\Delta T$  = 150 °C - 60 °C = 90 °C.

So  $P_{d(tot)} \times R_{th(tot)} = \Delta T = 90$  K. As a result:  $R_{th(tot)} = \frac{90}{26.5} = 3.4$  K/W which means:

 $R_{th(hs)} = R_{th(tot)} - R_{th(j-c)} = 3.4 - 1.3 = 2.1 \text{ K/W}.$ 

The above calculation is for application at worst-case (stereo) sine-wave output signals. In practice, music signals will be applied. In that case the maximum power dissipation will be about the half the sine-wave power dissipation, which allows the use of a smaller heatsink.

So  $P_{d(tot)} \times R_{th(tot)} = \Delta T = 90$  K. As a result:  $R_{th(tot)} = \frac{90}{13.25} = 6.8$  K/W which means:

 $R_{th(hs)} = R_{th(tot)} - R_{th(j-c)} = 6.8 - 1.3 = 5.5 \text{ K/W}.$ 



### 12 DC CHARACTERISTICS

 $V_P$  = 15 V;  $T_{amb}$  = 25 °C; measured according to Figs 6 and 7; unless otherwise specified.

| SYMBOL              | PARAMETER                | CONDITIONS                      | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------|---------------------------------|------|------|------|------|
| Supply              |                          |                                 | -    | -1   | -    |      |
| VP                  | supply voltage           | note 1                          | 6    | 15   | 18   | V    |
| I <sub>q(tot)</sub> | total quiescent current  |                                 | -    | 80   | 160  | mA   |
| Vo                  | DC output voltage        |                                 | -    | 6.9  | _    | V    |
| $ \Delta V_{OO} $   | DC output offset voltage | note 2                          | -    | -    | 150  | mV   |
| Mode selec          | t switch                 |                                 |      |      |      |      |
| V <sub>sw(on)</sub> | switch-on voltage        |                                 | 8.5  | _    | -    | V    |
| Mute condi          | tion                     |                                 |      |      |      |      |
| V                   | mute voltage             |                                 | 3.3  | _    | 6.4  | V    |
| Vo                  | output voltage           | $V_{i(max)} = 1 V; f_i = 1 kHz$ | -    | _    | 2    | mV   |
| $ \Delta V_{OO} $   | DC output offset voltage | note 2                          | -    | _    | 150  | mV   |
| Standby co          | ndition                  |                                 |      |      |      |      |
| V <sub>stb</sub>    | standby voltage          |                                 | 0    | _    | 2    | V    |
| I <sub>stb</sub>    | standby current          |                                 | -    | _    | 100  | μA   |
| I <sub>sw(on)</sub> | switch-on current        |                                 | -    | 12   | 40   | μA   |

#### Notes

1. The circuit is DC adjusted at V\_P = 6 to 18 V and AC operating at V\_P = 8.5 to 18 V.

2. Only for BTL channel ( $V_{OUT4} - V_{OUT3}$ ).

#### 13 AC CHARACTERISTICS

 $V_P$  = 15 V;  $f_i$  = 1 kHz;  $T_{amb}$  = 25 °C; bandpass 22 Hz to 22 kHz; measured according to Figs 6 and 7; unless otherwise specified.

| SYMBOL             | PARAMETER                       | CONDITIONS                                     | MIN. | TYP.        | MAX. | UNIT |
|--------------------|---------------------------------|------------------------------------------------|------|-------------|------|------|
| BTL chanr          | nel                             | •                                              |      | •           |      |      |
| Po                 | output power                    | $R_{L2} = 4 \Omega$ (see Fig.7); note 1        |      |             |      |      |
|                    |                                 | THD = 0.5%                                     | 16   | 20          | _    | W    |
|                    |                                 | THD = 10%                                      | 22   | 26          | _    | W    |
| THD                | total harmonic distortion       | P <sub>o</sub> = 1 W                           | _    | 0.06        | _    | %    |
| B <sub>P</sub>     | power bandwidth                 | THD = 0.5%; $P_o = -1 dB$ with respect to 17 W | -    | 20 to 15000 | _    | Hz   |
| f <sub>ro(l)</sub> | low frequency roll-off          | at –1 dB; note 2                               | _    | 25          | _    | Hz   |
| f <sub>ro(h)</sub> | high frequency roll-off         | at –1 dB                                       | 20   | -           | _    | kHz  |
| G <sub>V</sub>     | closed loop voltage gain        |                                                | 25   | 26          | 27   | dB   |
| SVRR               | supply voltage ripple rejection | note 3;                                        |      |             |      |      |
|                    |                                 | operating                                      | 48   | -           | _    | dB   |
|                    |                                 | mute                                           | 46   | -           | _    | dB   |
|                    |                                 | standby                                        | 80   | -           | _    | dB   |

### TDA8512J

| SYMBOL             | PARAMETER                       | CONDITIONS                                     | MIN. | TYP. | MAX. | UNIT |
|--------------------|---------------------------------|------------------------------------------------|------|------|------|------|
| Z <sub>i</sub>     | input impedance                 |                                                | 25   | 30   | 38   | kΩ   |
| V <sub>n(o)</sub>  | noise output voltage            | operating; $R_s = 0 \Omega$ ; note 4           | -    | 70   | _    | μV   |
| ( )                |                                 | operating; $R_s = 10 \text{ k}\Omega$ ; note 4 | _    | 100  | 200  | μV   |
|                    |                                 | mute; notes 4 and 5                            | _    | 60   | _    | μV   |
| SE channe          | els                             |                                                | 1    | 1    |      | 1    |
| Po                 | output power                    | $R_{L1} = 2 \Omega$ (see Fig.7); note 1        |      |      |      |      |
|                    |                                 | THD = 0.5%                                     | 8.0  | 10.0 | _    | W    |
|                    |                                 | THD = 10%                                      | 11.0 | 13.0 | _    | W    |
|                    |                                 | $R_{L1} = 4 \Omega$ (see Fig.7); note 1        |      |      |      |      |
|                    |                                 | THD = 0.5%                                     | _    | 5.5  | _    | w    |
|                    |                                 | THD = 10%                                      | _    | 7.0  | -    | W    |
| THD                | total harmonic distortion       | $P_o = 1 W$                                    | -    | 0.06 | _    | %    |
| f <sub>ro(l)</sub> | low frequency roll-off          | at –1 dB; note 2                               | -    | 25   | _    | Hz   |
| f <sub>ro(h)</sub> | high frequency roll-off         | at –1 dB                                       | 20   | _    | _    | kHz  |
| G <sub>v</sub>     | closed loop voltage gain        |                                                | 19   | 20   | 21   | dB   |
| SVRR               | supply voltage ripple rejection | note 3;                                        |      |      |      |      |
|                    |                                 | operating                                      | 48   | _    | _    | dB   |
|                    |                                 | mute                                           | 46   | _    | _    | dB   |
|                    |                                 | standby                                        | 80   | _    | _    | dB   |
| Z <sub>i</sub>     | input impedance                 |                                                | 50   | 60   | 75   | kΩ   |
| V <sub>n(o)</sub>  | noise output voltage            | operating; $R_s = 0 \Omega$ ; note 4           | -    | 50   | _    | μV   |
| . ,                |                                 | operating; $R_s = 10 \text{ k}\Omega$ ; note 4 | -    | 70   | 100  | μV   |
|                    |                                 | mute; notes 4 and 5                            | -    | 50   | -    | μV   |
| α <sub>cs</sub>    | channel separation              | R <sub>s</sub> = 10 kΩ                         | 40   | 60   | -    | dB   |
| $ \Delta G_V $     | channel unbalance               |                                                | _    | _    | 1    | dB   |

#### Notes

- 1. Output power is measured directly at the output pins of the device.
- 2. Frequency response externally fixed.
- 3. Ripple rejection measured at the output with a source impedance of 0 Ω; maximum ripple of 2 V (p-p) and at a frequency between 100 Hz to 10 kHz.
- 4. Noise measured in a bandwidth of 20 Hz to 20 kHz.
- 5. Noise output voltage independant of  $R_s$  (V<sub>i</sub> = 0 V).

## 26 W BTL and $2 \times 13$ W SE or $4 \times 13$ W SE power amplifier

#### 14 APPLICATION INFORMATION

#### 14.1 Input configuration

- Inputs 1 and 2 are used for SE application on pin OUT1, respectively pin OUT2
- Input 3 can be configured for both SE and BTL application
- Input 4 can be used for SE application of pin OUT4, or for BTL application together with input 3. See Figs 6 and 7.

Note that the DC level of all input pins is half the supply voltage  $V_P$ , so coupling capacitors for the input pins are necessary!

Cut-off frequency for the input is:  $f_{i(co)} = 12$  Hz. Therefore it is not necessary to use high capacitor values on the input; so the delay during switch-on, which is necessary for charging the input capacitors, can be minimised. This results in a good low frequency response and good switch-on behaviour.

#### 14.2 Output power

The output power versus supply voltage has been measured on the output pins of one channel, and at THD = 10%. The maximum output power is limited by the maximum supply voltage of 18 V and the maximum available output current: 4 A repetitive peak current.

#### 14.3 Power dissipation

The power dissipation graphs are given for one output channel in SE, respectively BTL application. So for total worst-case power dissipation the  $P_d$  of each channel must be added up.

#### 14.4 Supply Voltage Ripple Rejection (SVRR)

The SVRR is measured with an electrolytic capacitor of 100  $\mu F$  on pin RR and at a bandwidth of 10 Hz to 80 kHz, whereas the lowest frequencies can be lower than 10 Hz.

Proper supply bypassing is critical for low noise performance and high power supply rejection. The respective capacitor locations should be as close to the device as possible, and grounded to the power ground. A proper power supply decoupling also prevents oscillations. For suppressing higher frequency transients (spikes) on the supply line a capacitor with low ESR (typical 0.1  $\mu F$ ) has to be placed as close as possible to the device. For suppressing lower frequency noise and ripple signals, a large electrolytic capacitor (e.g.1000  $\mu F$  or more) must be placed close to the device.

The bypass capacitor on the pin RR reduces the noise and ripple on the mid rail voltage. For good THD and noise performance, a low ESR capacitor is recommended.

#### 14.5 Switch-on and switch-off

To avoid audible plops during switching on and switching off the supply voltage, the pin MODE has to be set in standby condition (<2V) before the voltage is applied (switch-on) or removed (switch-off). Via the mute mode, the input- and SVRR-capacitors are smoothly charged.

The turn-on and turn-off time can be influenced by an RC-circuit on the pin MODE (see Fig.3). Rapidly switching on and off of the device or the pin MODE, may cause "click and pop" noise. This can be prevented by a proper timing on the pin MODE.

### 14.6 PCB layout and grounding

For high system performance level certain grounding techniques are imperative. The input reference grounds have to be tied with their respective source grounds, and must have separate traces from the power ground traces; this will separate the large (output) signal currents from interfering with the small AC input signals. The small-signal ground traces should be physically located as far as possible from the power ground traces. Supply- and output-traces should be as wide as practical for delivering maximum output power. The PCB layout, which accommodates the TDA8510, TDA8511, and TDA8512 products, is shown in Fig.8.









#### 14.7 Typical performance characteristics MGW431 MGW432 V<sub>0</sub> <sup>104</sup> 120 ۱q (mV) (mÅ) 10<sup>3</sup> 100 10<sup>2</sup> 80 10 60 1 (1) (2) 40 10<sup>-1</sup> 20 10<sup>-2</sup> 10<sup>-3</sup> 0 2 4 6 10 11 15 0 8 7 9 13 17 19 V<sub>MODE</sub> (V) V<sub>P</sub> (V) (1) BTL mode. (2) SE mode. Fig.10 Output voltage as a function of mode select Fig.9 Quiescent current as a function of supply voltage; measured without load. voltage. MGW433 MGW434 10 10 THD THD (%) (%) 1 1 (1) 10<sup>-1</sup> 10<sup>-1</sup> (2 (2 (3) (3) 10<sup>-2</sup> 10<sup>-2</sup> 10<sup>-2</sup> $^{10}$ P<sub>0</sub> (W) $^{10^2}$ 10<sup>-1</sup> 10 10<sup>2</sup> 10-2 10<sup>-1</sup> 1 1 P<sub>o</sub> (W)

2001 Nov 16

SE mode.

(1)  $f_i = 10 \text{ kHz}.$ 

 $R_L = 2 \Omega$ .

SE mode.

(1)  $f_i = 10 \text{ kHz}.$ 

 $R_L = 4 \Omega.$ 

(2)  $f_i = 1 \text{ kHz}.$ 

(3) f<sub>i</sub> = 100 Hz.

Fig.12 THD as a function of output power at

(2)  $f_i = 1 \text{ kHz}.$ 

Fig.11 THD as a function of output power at

(3) f<sub>i</sub> = 100 Hz.



## 26 W BTL and 2 $\times$ 13 W SE or 4 $\times$ 13 W SE power amplifier









#### 15 PACKAGE OUTLINE

DBS17P: plastic DIL-bent-SIL power package; 17 leads (lead length 12 mm) SOT243-1 non-concave Dh □ x Eh ΠΠΠΠΠΠΠΠΠΠΠΠΠΠΠ view B: mounting base side  $A_2 \rightarrow$ в L<sub>3</sub> Ā Q С 0 v e<sub>1</sub> - **⊕** w M **∢** m ► z -- e<sub>2</sub> bp е 10 mm 5 scale DIMENSIONS (mm are the original dimensions) E<sup>(1)</sup> D<sup>(1)</sup> Z<sup>(1)</sup> UNIT d Q Α С Dh Eh L х  $A_2$ bp е e<sub>1</sub> e<sub>2</sub> j L<sub>3</sub> m v w 4.6 24.0 12.2 11.8 3.4 3.1 2.00 17.0 0.75 0.48 20.0 12.4 2.4 2.1 1.8 mm 10 2.54 1.27 5.08 6 4.3 0.8 0.4 0.03 15.5 4.4 0.60 0.38 23.6 19.6 11.0 1.6 1.45 Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN **ISSUE DATE** VERSION PROJECTION IEC JEDEC EIAJ

SOT243-1

### TDA8512J

97-12-16

99-12-17

## 26 W BTL and $2 \times 13$ W SE or $4 \times 13$ W SE power amplifier

#### 16 SOLDERING

## 16.1 Introduction to soldering through-hole mount packages

This text gives a brief insight to wave, dip and manual soldering. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

Wave soldering is the preferred method for mounting of through-hole mount IC packages on a printed-circuit board.

#### 16.2 Soldering by dipping or by solder wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds.

The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg(max)}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 16.3 Manual soldering

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300  $^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400  $^{\circ}$ C, contact may be up to 5 seconds.

#### 16.4 Suitability of through-hole mount IC packages for dipping and wave soldering methods

| PACKAGE                   | SOLDERING METHOD |                         |  |
|---------------------------|------------------|-------------------------|--|
| FACKAGE                   | DIPPING          | WAVE                    |  |
| DBS, DIP, HDIP, SDIP, SIL | suitable         | suitable <sup>(1)</sup> |  |

#### Note

1. For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.

TDA8512J

#### 17 DATA SHEET STATUS

| DATA SHEET STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                        |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change<br>Notification (CPCN) procedure SNW-SQ-650A. |

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

#### **18 DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 19 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

TDA8512J

NOTES

## Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2001

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/01/pp24

Date of release: 2001 Nov 16

Document order number: 9397 750 08677

SCA73

Let's make things better.





Philips Semiconductors