INTEGRATED CIRCUITS



Objective specification File under Integrated Circuits, IC02 2000 May 01



**TDA9962** 

# 12-bit, 3.0 V, 20 Msps analog-to-digital interface for CCD cameras

#### FEATURES

- Correlated Double Sampling (CDS), Programmable Gain Amplifier (PGA), 12-bit Analog-to-Digital Converter (ADC) and reference regulator included
- Fully programmable via a 3-wire serial interface
- Sampling frequency up to 20 MHz
- PGA gain range of 24 dB (in steps of 0.1 dB)
- Low power consumption of only 140 mW at 2.7 V
- Power consumption in standby mode of 4.5 mW (typ.)
- 3.0 V operation and 2.2 to 3.6 V operation for the digital outputs
- All digital inputs accept 5 V signals
- Active control pulses polarity selectable via serial interface
- 8-bit DAC included for analog settings
- TTL compatible inputs, CMOS compatible outputs.

#### APPLICATIONS

• Low-power, low-voltage CCD camera systems.

#### **GENERAL DESCRIPTION**

The TDA9962 is a 12-bit analog-to-digital interface for CCD cameras. The device includes a correlated double sampling circuit, PGA, clamp loops and a low-power 12-bit ADC together with its reference voltage regulator.

The PGA gain and the ADC input clamp level are controlled via the serial interface.

An additional DAC is provided for additional system controls; its output voltage range is 1.0 V (p-p) which is available at pin OFDOUT.

#### ORDERING INFORMATION

| TYPE      | PACKAGE |                                                                                  |          |  |  |
|-----------|---------|----------------------------------------------------------------------------------|----------|--|--|
| NUMBER    | NAME    | DESCRIPTION                                                                      | VERSION  |  |  |
| TDA9962HL | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm | SOT313-2 |  |  |

#### TDA9962

#### QUICK REFERENCE DATA

| SYMBOL                   | PARAMETER                                | CONDITIONS                                                                                     | MIN. | TYP. | MAX. | UNIT |
|--------------------------|------------------------------------------|------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>CCA</sub>         | analog supply voltage                    |                                                                                                | 2.7  | 3.0  | 3.6  | V    |
| V <sub>CCD</sub>         | digital supply voltage                   |                                                                                                | 2.7  | 3.0  | 3.6  | V    |
| V <sub>cco</sub>         | digital outputs supply voltage           |                                                                                                | 2.2  | 2.5  | 3.6  | V    |
| I <sub>CCA</sub>         | analog supply current                    | all clamps active                                                                              | -    | 49   | -    | mA   |
| I <sub>CCD</sub>         | digital supply current                   |                                                                                                | -    | 2    | -    | mA   |
| I <sub>CCO</sub>         | digital outputs supply current           | $f_{pix} = 20 \text{ MHz}; C_L = 20 \text{ pF}; \text{ input}$<br>ramp response time is 800 µs | -    | 1    | -    | mA   |
| ADC <sub>res</sub>       | ADC resolution                           |                                                                                                | _    | 12   | _    | bits |
| V <sub>i(CDS)(p-p)</sub> | maximum CDS input voltage                | V <sub>CC</sub> = 2.85 V                                                                       | 650  | -    | _    | mV   |
|                          | (peak-to-peak value)                     | $V_{CC} \ge 3.0 \text{ V}$                                                                     | 800  | -    | -    | mV   |
| f <sub>pix(max)</sub>    | maximum pixel rate                       |                                                                                                | 20   | -    | _    | MHz  |
| f <sub>pix(min)</sub>    | minimum pixel rate                       |                                                                                                | tbf  | -    | -    | MHz  |
| DR <sub>PGA</sub>        | PGA dynamic range                        |                                                                                                | -    | 24   | -    | dB   |
| N <sub>tot(rms)</sub>    | total noise from CDS input to ADC output | PGA gain = 0 dB; see Fig.8                                                                     | -    | 1.2  | -    | LSB  |
| E <sub>in(rms)</sub>     | equivalent input noise<br>(RMS value)    | gain = 24 dB                                                                                   | -    | 95   | -    | μV   |
| P <sub>tot</sub>         | total power consumption                  | $V_{CCA} = V_{CCD} = V_{CCO} = 3 V$                                                            | -    | 155  | _    | mW   |
|                          |                                          | $V_{CCA} = V_{CCD} = V_{CCO} = 2.7 V$                                                          | _    | 140  | _    | mW   |

Philips Semiconductors

# Objective specification

# interface for CCD cameras 12-bit, 3.0 V, 20 Msps analog-to-digital

# TDA9962

# **BLOCK DIAGRAM**



2000 May 01

4

#### PINNING

| SYMBOL            | PIN | DESCRIPTION                                                                          |
|-------------------|-----|--------------------------------------------------------------------------------------|
| V <sub>CCA1</sub> | 1   | analog supply voltage 1                                                              |
| AGND1             | 2   | analog ground 1                                                                      |
| AGND2             | 3   | analog ground 2                                                                      |
| IN                | 4   | input signal from CCD                                                                |
| AGND3             | 5   | analog ground 3                                                                      |
| AGND4             | 6   | analog ground 4                                                                      |
| V <sub>CCA2</sub> | 7   | analog supply voltage 2                                                              |
| CPCDS1            | 8   | clamp storage capacitor pin 1                                                        |
| CPCDS2            | 9   | clamp storage capacitor pin 2                                                        |
| DCLPC             | 10  | regulator decoupling pin                                                             |
| OFDOUT            | 11  | analog output of the additional 8-bit control DAC                                    |
| TEST              | 12  | test mode input pin (should be connected to AGND5)                                   |
| AGND5             | 13  | analog ground 5                                                                      |
| V <sub>CCA3</sub> | 14  | analog supply voltage 3                                                              |
| OPGA              | 15  | PGA output (test pin)                                                                |
| OPGAC             | 16  | PGA complementary output (test pin)                                                  |
| SDATA             | 17  | serial data input for serial interface control                                       |
| SCLK              | 18  | serial clock input for serial interface                                              |
| SEN               | 19  | strobe pin for serial interface                                                      |
| VSYNC             | 20  | vertical sync pulse input                                                            |
| V <sub>CCD1</sub> | 21  | digital supply voltage 1                                                             |
| DGND1             | 22  | digital ground 1                                                                     |
| V <sub>CCO1</sub> | 23  | digital outputs supply voltage 1                                                     |
| OGND1             | 24  | digital output ground 1                                                              |
| D0                | 25  | ADC digital output 0 (LSB)                                                           |
| D1                | 26  | ADC digital output 1                                                                 |
| D2                | 27  | ADC digital output 2                                                                 |
| D3                | 28  | ADC digital output 3                                                                 |
| D4                | 29  | ADC digital output 4                                                                 |
| D5                | 30  | ADC digital output 5                                                                 |
| D6                | 31  | ADC digital output 6                                                                 |
| D7                | 32  | ADC digital output 7                                                                 |
| D8                | 33  | ADC digital output 8                                                                 |
| D9                | 34  | ADC digital output 9                                                                 |
| D10               | 35  | ADC digital output 10                                                                |
| D11               | 36  | ADC digital output 11 (MSB)                                                          |
| OGND2             | 37  | digital output ground 2                                                              |
| V <sub>CCO2</sub> | 38  | digital outputs supply voltage 2                                                     |
| ŌĒ                | 39  | output enable control input (LOW = outputs active; HIGH = outputs in high-impedance) |
| AGND6             | 40  | analog ground 6                                                                      |

| SYMBOL            | PIN | DESCRIPTION                                                               |
|-------------------|-----|---------------------------------------------------------------------------|
| V <sub>CCA4</sub> | 41  | analog supply voltage 4                                                   |
| STDBY             | 42  | standby mode control input (LOW = TDA9962 active; HIGH = TDA9962 standby) |
| BLK               | 43  | blanking control input                                                    |
| CLPOB             | 44  | clamp pulse input at optical black                                        |
| SHP               | 45  | preset sample-and-hold pulse input                                        |
| SHD               | 46  | data sample-and-hold pulse input                                          |
| CLK               | 47  | data clock input                                                          |
| CLPDM             | 48  | clamp pulse input at dummy pixel                                          |



#### TDA9962

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                       | CONDITIONS         | MIN. | MAX. | UNIT |
|------------------|---------------------------------|--------------------|------|------|------|
| V <sub>CCA</sub> | analog supply voltage           | note 1             | -0.3 | +7.0 | V    |
| V <sub>CCD</sub> | digital supply voltage          | note 1             | -0.3 | +7.0 | V    |
| V <sub>cco</sub> | digital outputs supply voltage  | note 1             | -0.3 | +7.0 | V    |
| $\Delta V_{CC}$  | supply voltage difference       |                    |      |      |      |
|                  | between $V_{CCA}$ and $V_{CCD}$ |                    | -0.5 | +0.5 | V    |
|                  | between $V_{CCA}$ and $V_{CCO}$ |                    | -0.5 | +1.2 | V    |
|                  | between $V_{CCD}$ and $V_{CCO}$ |                    | -0.5 | +1.2 | V    |
| Vi               | input voltage                   | referenced to AGND | -0.3 | +7.0 | V    |
| lo               | data output current             |                    | _    | ±10  | mA   |
| T <sub>stg</sub> | storage temperature             |                    | -55  | +150 | °C   |
| T <sub>amb</sub> | ambient temperature             |                    | -20  | +75  | °C   |
| Tj               | junction temperature            |                    | -    | +150 | °C   |

#### Note

1. The supply voltages V<sub>CCA</sub>, V<sub>CCD</sub> and V<sub>CCO</sub> may have any value between –0.3 and +7.0 V provided that the supply voltage difference  $\Delta$ V<sub>CC</sub> remains as indicated.

#### HANDLING

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 76    | K/W  |

#### TDA9962

#### CHARACTERISTICS

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; V_{CCO} = 2.5 \text{ V}; \text{ f}_{pix} = 20 \text{ MHz}; \text{ T}_{amb} = 25 \text{ °C}; \text{ unless otherwise specified}.$ 

| SYMBOL                   | PARAMETER                                    | CONDITIONS                                                                                                    | MIN. | TYP. | MAX. | UNIT   |
|--------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| Supplies                 | 1                                            |                                                                                                               | 4    |      |      | 1      |
| V <sub>CCA</sub>         | analog supply voltage                        |                                                                                                               | 2.7  | 3.0  | 3.6  | V      |
| V <sub>CCD</sub>         | digital supply voltage                       |                                                                                                               | 2.7  | 3.0  | 3.6  | V      |
| V <sub>CCO</sub>         | digital outputs supply voltage               |                                                                                                               | 2.2  | 2.5  | 3.6  | V      |
| I <sub>CCA</sub>         | analog supply current                        | all clamps active                                                                                             | _    | 49   | _    | mA     |
| I <sub>CCD</sub>         | digital supply current                       |                                                                                                               | _    | 2    | _    | mA     |
| I <sub>CCO</sub>         | digital outputs supply current               | $C_L$ = 20 pF on all data<br>outputs; input ramp<br>response time is 800 µs                                   | -    | 1    | -    | mA     |
| Digital inpu             | ts                                           |                                                                                                               |      |      |      |        |
| PINS SHP, S              | HD AND CLK (REFERENCED TO                    | DGND)                                                                                                         |      |      |      |        |
| V <sub>IL</sub>          | LOW-level input voltage                      |                                                                                                               | 0    | -    | 0.6  | V      |
| VIH                      | HIGH-level input voltage                     |                                                                                                               | 2.2  | -    | 5.5  | V      |
| li                       | input current                                | $0 \le V_i \le 5.5 V$                                                                                         | -3   | _    | +3   | μA     |
| Zi                       | input impedance                              | f <sub>CLK</sub> = 20 MHz                                                                                     | _    | 50   | _    | kΩ     |
| Ci                       | input capacitance                            | f <sub>CLK</sub> = 20 MHz                                                                                     | _    | -    | 2    | pF     |
| PINS CLPDN               | I, CLPOB, SEN, SCLK, SDAT                    | A, STBY, OE, BLK AND VSYN                                                                                     | c    |      | - !  |        |
| V <sub>IL</sub>          | LOW-level input voltage                      |                                                                                                               | 0    | -    | 0.6  | V      |
| V <sub>IH</sub>          | HIGH-level input voltage                     |                                                                                                               | 2.2  | -    | 5.5  | V      |
| li                       | input current                                | $0 \le V_i \le 5.5 V$                                                                                         | -2   | -    | +2   | μA     |
| Clamps                   |                                              |                                                                                                               |      |      |      |        |
| GLOBAL CHA               | RACTERISTICS OF THE CLAMP LO                 | OOPS                                                                                                          |      |      |      |        |
| t <sub>W(clamp)</sub>    | clamp active pulse width in number of pixels | PGA code = 255 for<br>maximum 4 LSB error                                                                     | 12   | -    | -    | pixels |
| INPUT CLAMP              | (DRIVEN BY CLPDM)                            | Į                                                                                                             |      |      |      |        |
| gm(CDS)                  | CDS input clamp<br>transconductance          |                                                                                                               | -    | 20   | -    | mS     |
| Correlated               | Double Sampling (CDS)                        |                                                                                                               | 4    |      | ł    |        |
| V <sub>i(CDS)(p-p)</sub> | maximum peak-to-peak                         | V <sub>CC</sub> = 2.85 V                                                                                      | 650  | _    | _    | mV     |
| ( )(1)                   | CDS input amplitude (video signal)           | $V_{CC} \ge 3.0 \text{ V}$                                                                                    | 800  | -    | -    | mV     |
| V <sub>reset(max)</sub>  | maximum CDS input reset pulse amplitude      |                                                                                                               | 500  | -    | -    | mV     |
| I <sub>i(IN)</sub>       | input current into pin IN                    | at floating gate level                                                                                        | tbf  | -    | tbf  | μA     |
| Ci                       | input capacitance                            |                                                                                                               | _    | 2    | _    | pF     |
| t <sub>CDS(min)</sub>    | CDS control pulses<br>minimum active time    | V <sub>i(CDS)(p-p)</sub> = 800 mV<br>black-to-white transition in<br>1 pixel with 99% V <sub>i</sub> recovery | 11   | 15   | -    | ns     |

| SYMBOL                   | PARAMETER                                                                    | CONDITIONS                                                                             | MIN. | TYP.       | MAX. | UNIT   |
|--------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|------------|------|--------|
| t <sub>h(IN;SHP)</sub>   | CDS input hold time<br>(pin IN) compared to<br>control pulse SHP             | $V_{CCA} = V_{CCD} = 3.0 \text{ V};$<br>$T_{amb} = 25 \text{ °C};$<br>see Figs 3 and 4 | -    | 1          | 2    | ns     |
| t <sub>h(IN;SHD)</sub>   | CDS input hold time<br>(pin IN) compared to<br>control pulse SHD             | $V_{CCA} = V_{CCD} = 3.0 \text{ V};$<br>$T_{amb} = 25 \text{ °C};$<br>see Figs 3 and 4 | _    | 1          | 2    | ns     |
| Amplifier                |                                                                              |                                                                                        |      |            |      |        |
| DR <sub>PGA</sub>        | PGA dynamic range                                                            |                                                                                        | -    | 24         | -    | dB     |
| $\Delta G_{PGA}$         | PGA gain step                                                                |                                                                                        | 0.08 | 0.10       | 0.12 | dB     |
| Analog-to-D              | igital Converter (ADC)                                                       |                                                                                        | ·    |            |      | -      |
| DNL                      | differential non linearity                                                   | f <sub>pix</sub> = 20 MHz; ramp input                                                  | -    | ±0.5       | ±0.9 | LSB    |
| Total chain              | characteristics (CDS + PGA                                                   | + ADC)                                                                                 |      |            | I    | •      |
| f <sub>pix(max)</sub>    | maximum pixel frequency                                                      |                                                                                        | 20   | -          | _    | MHz    |
| f <sub>pix(min)</sub>    | minimum pixel frequency                                                      |                                                                                        | tbf  | -          | _    | MHz    |
| t <sub>CLKH</sub>        | CLK pulse width HIGH                                                         |                                                                                        | 15   | -          | -    | ns     |
| t <sub>CLKL</sub>        | CLK pulse width LOW                                                          |                                                                                        | 15   | -          | -    | ns     |
| t <sub>d(SHD;CLK)</sub>  | time delay between<br>SHD and CLK                                            | see Figs 3 and 4                                                                       | 10   | -          | -    | ns     |
| $t_{su(BLK;SHD)}$        | set-up time of BLK<br>compared to SHD                                        | see Figs 3 and 4                                                                       | 5    | -          | -    | ns     |
| V <sub>i(IN)(FS)</sub>   |                                                                              | PGA code = 00                                                                          | 800  | -          | _    | mV     |
|                          | for ADC full-scale output                                                    | PGA code = 255                                                                         | 50   | -          | -    | mV     |
| N <sub>tot(rms)</sub>    | total noise from CDS input                                                   | see Fig.8                                                                              |      |            |      |        |
|                          | to ADC output                                                                | PGA gain = 0 dB                                                                        | -    | 1.2        | -    | LSB    |
|                          | (RMS value)                                                                  | PGA gain = 9 dB                                                                        | _    | 2.0        | -    | LSB    |
| E <sub>in(rms)</sub>     | equivalent input noise                                                       | PGA gain = 24 dB                                                                       | -    | 95         | -    | μV     |
|                          | voltage (RMS value)                                                          | PGA gain = 9 dB                                                                        | -    | 135        | -    | μV     |
| O <sub>CCD(max)</sub>    | maximum offset between<br>CCD floating level and<br>CCD dark pixel level     |                                                                                        | -100 | -          | +100 | mV     |
| Digital-to-ar            | alog converter (OFDOUT D                                                     | DAC)                                                                                   |      |            |      |        |
| V <sub>OFDOUT(p-p)</sub> | additional 8-bit control<br>DAC (OFD) output voltage<br>(peak-to-peak value) | $R_i = 1 M\Omega$                                                                      | -    | 1.0        | _    | V      |
| V <sub>OFDOUT(0)</sub>   | DC output voltage for code 0                                                 |                                                                                        | -    | AGND       | -    | V      |
| V <sub>OFDOUT(255)</sub> | DC output voltage for code 255                                               |                                                                                        | -    | AGND + 1.0 | -    | V      |
| TC <sub>DAC</sub>        | DAC output range<br>temperature coefficient                                  |                                                                                        | -    | 250        | -    | ppm/°C |
| Z <sub>OFDOUT</sub>      | DAC output impedance                                                         |                                                                                        | _    | 2000       | -    | Ω      |
| IOFDOUT                  | OFD output current drive                                                     | static                                                                                 | —    | _          | 100  | μA     |

| SYMBOL                 | PARAMETER                                             | CONDITIONS                                             | MIN.                   | TYP. | MAX.             | UNIT |
|------------------------|-------------------------------------------------------|--------------------------------------------------------|------------------------|------|------------------|------|
| Digital outp           | uts (f <sub>pix</sub> = 20 MHz; C <sub>L</sub> = 10 p | <b>F)</b> ; see Figs 3 and 4                           |                        |      |                  |      |
| V <sub>OH</sub>        | HIGH-level output voltage                             | I <sub>OH</sub> = -1 mA                                | V <sub>CCO</sub> - 0.5 | -    | V <sub>cco</sub> | V    |
| V <sub>OL</sub>        | LOW-level output voltage                              | I <sub>OL</sub> = 1 mA                                 | 0                      | _    | 0.5              | V    |
| I <sub>OZ</sub>        | output current in 3-state mode                        | $0.5 \text{ V} < \text{V}_{o} < \text{V}_{\text{CCO}}$ | -20                    | -    | +20              | μA   |
| t <sub>h(o)</sub>      | output hold time                                      |                                                        | 5                      | _    | -                | ns   |
| t <sub>d(o)</sub>      | output delay time                                     | $C_{L} = 10 \text{ pF}; V_{CCO} = 3.0 \text{ V}$       | -                      | 16   | tbf              | ns   |
|                        |                                                       | $C_L = 10 \text{ pF}; V_{CCO} = 2.7 \text{ V}$         | -                      | 18   | tbf              | ns   |
|                        |                                                       | $C_{L} = 10 \text{ pF}; V_{CCO} = 2.2 \text{ V}$       | -                      | tbf  | tbf              | ns   |
| CL                     | output load capacitance                               |                                                        | -                      | _    | 20               | pF   |
| Serial interfa         | ace                                                   |                                                        |                        |      | ·                |      |
| f <sub>SCLK(max)</sub> | maximum frequency of serial clock interface           |                                                        | 10                     | _    | -                | MHz  |

2000 May 01

Philips Semiconductors

Objective specification



 $\stackrel{}{\rightrightarrows}$ 

IN

SHP

SHD

CLK

DATA

BLK

0.6 V

<sup>t</sup>h(IN;SHP) →

0.6 V

<sup>t</sup>h(IN;SHD)

╼║╾

2.2 V

N – 4

Ν

 $N + ^{\prime}$ 

I CLKH

td(SHD;CLK)→

Ν

<sup>t</sup>CDS(min) →

2.2 V

N – 2

--2.2 V

<sup>t</sup>CDS(min) →

0.6 V

-

50%

0.6 V

N - 3

\_

Philips Semiconductors

Objective specification

# 12-bit, 3.0 V, 20 Msps analog-to-digital interface for CCD cameras

TDA9962



2000 May 01

\_

12













#### ADDRESS BITS DATA BITS SD11 TO SD0 Α3 A2 A1 A0 0 0 0 0 PGA gain control (SD7 to SD0) DAC OFDOUT output control (SD7 to SD0) 0 0 0 1 0 0 1 0 ADC clamp reference control (SD6 to SD0); from code 0 to 127 0 0 1 control pulses (pins SHP, SHD, CLPDM, CLPOB, BLK and CLK) polarity settings; SD2, 1 SD6, SD7 and SD9 should be set to logic 1; for SD6 and SD7 see Tables 3, 4, 5 and 6 0 SD7 = 0 by default; SD7 = 1 PGA gain up to 36 dB but noise and clamp behaviour are 1 0 0 not guaranteed 1 1 1 initialization (SD8 = 1; SD11 to SD9 = 0 and SD7 to SD0 = 0) 1 other addresses test modes

#### Table 1 Serial interface programming

#### Table 2Polarity settings

| SYMBOL      | PIN       | SERIAL CONTROL BIT | ACTIVE EDGE OR LEVEL    |
|-------------|-----------|--------------------|-------------------------|
| SHP and SHD | 45 and 46 | SD4                | 1 = HIGH; 0 = LOW       |
| CLK         | 47        | SD5                | 1 = rising; 0 = falling |
| CLPDM       | 48        | SD0                | 1 = HIGH; 0 = LOW       |
| CLPOB       | 44        | SD1                | 1 = HIGH; 0 = LOW       |
| BLK         | 43        | SD3                | 1 = HIGH; 0 = LOW       |
| VSYNC       | 20        | SD8                | 0 = rising; 1 = falling |

Table 3 Standby control using pin STDBY

| BIT SD7 OF REGISTER<br>0011 | STDBY | ADC DIGITAL OUTPUTS SD11 TO SD0 | I <sub>CCA</sub> + I <sub>CCO</sub> + I <sub>CCD</sub> (typ.) |
|-----------------------------|-------|---------------------------------|---------------------------------------------------------------|
| 1                           | 1     | last logic state                | 1.5 mA                                                        |
|                             | 0     | active                          | 51 mA                                                         |
| 0                           | 1     | active                          | 51 mA                                                         |
|                             | 0     | test logic state                | 1.5 mA                                                        |

2000 May 01

#### Objective specification

# 12-bit, 3.0 V, 20 Msps analog-to-digital interface for CCD cameras

#### TDA9962

**Table 4** Output enable selection using output enable pin  $(\overline{OE})$ 

| BIT SD6 OF REGISTER 0011 | OE | ADC DIGITAL OUTPUTS SD9 TO SD0 |
|--------------------------|----|--------------------------------|
| 1                        | 0  | active, binary                 |
|                          | 1  | high-impedance                 |
| 0                        | 0  | high-impedance                 |
|                          | 1  | active binary                  |

**Table 5** Standby control by serial interface (register address A3 = 0, A2 = 0, A1 = 1, A0 = 1); pin STDBY connected to ground

| SD7 | ADC DIGITAL OUTPUTS SD9 TO SD0 | I <sub>CCA</sub> + I <sub>CCO</sub> + I <sub>CCD</sub> (typ.) |
|-----|--------------------------------|---------------------------------------------------------------|
| 0   | last logic state               | 1.5 mA                                                        |
| 1   | active                         | 72 mA                                                         |

**Table 6**Output enable control by serial interface (register address A3 = 0, A2 = 0, A1 = 1, A0 = 1);<br/>output enable pin ( $\overline{OE}$ ) connected to ground

| SD6 | ADC DIGITAL OUTPUTS SD9 TO SD0 |
|-----|--------------------------------|
| 0   | high-impedance                 |
| 1   | active binary                  |

#### APPLICATION INFORMATION



Fig.11 Application diagram.

#### Power and grounding recommendations

When designing a printed-circuit board for applications such as PC cameras, surveillance cameras, camcorders and digital still cameras, care should be taken to minimize the noise.

For the front-end integrated circuit, the basic rules of printed-circuit board design and implementation of analog components (such as classical operational amplifiers) must be respected, particularly with respect to power and ground connections.

The following additional recommendation is given for the CDS input pin(s) which is/are internally connected to the programmable gain amplifier.

The connections between the CCD interface and the CDS input should be as short as possible and a ground ring protection around these connections can be beneficial. Separate analog and digital supplies provide the best solution. If it is not possible to do this on the board then the analog supply pins must be decoupled effectively from the digital supply pins. If the same power supply and ground are used for all the pins then the decoupling capacitors must be placed as close as possible to the IC package. In a two-ground system, in order to minimize the noise through package and die parasitics, the following recommendation must be implemented.

All the analog and digital supply pins must be decoupled to the analog ground plane. Only the ground pin associated with the digital outputs must be connected to the digital ground plane. All the other ground pins should be connected to the analog ground plane. The analog and digital ground planes must be connected together at one point as close as possible to the ground pin associated with the digital outputs.

The digital output pins and their associated lines should be shielded by the digital ground plane which can then be used as a return path for digital signals.

#### PACKAGE OUTLINE



SOT313-2

136E05

MS-026

 $\square$ 

00-01-19

#### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

#### TDA9962

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                      | SOLDERING METHOD                  |                       |
|----------------------------------------------|-----------------------------------|-----------------------|
| FACKAGE                                      | WAVE                              | REFLOW <sup>(1)</sup> |
| BGA, LFBGA, SQFP, TFBGA                      | not suitable                      | suitable              |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |
| PLCC <sup>(3)</sup> , SO, SOJ                | suitable                          | suitable              |
| LQFP, QFP, TQFP                              | not recommended <sup>(3)(4)</sup> | suitable              |
| SSOP, TSSOP, VSO                             | not recommended <sup>(5)</sup>    | suitable              |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

#### TDA9962

#### DATA SHEET STATUS

| DATA SHEET STATUS         | PRODUCT<br>STATUS | DEFINITIONS <sup>(1)</sup>                                                                                                                                                                                                                                          |
|---------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                                   |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be<br>published at a later date. Philips Semiconductors reserves the right to<br>make changes at any time without notice in order to improve design and<br>supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                                |

#### Note

1. Please consult the most recently issued data sheet before initiating or completing a design.

#### DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 4099 6161, Fax. +33 1 4099 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838. Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +27 11 471 5401, Fax. +27 11 471 5398 South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil Tel. +55 11 821 2333. Fax. +55 11 821 2382 Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381, Fax. +1 800 943 0087 Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 2000

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753504/01/pp24

Date of release: 2000 May 01

Document order number: 9397 750 06915

SCA 69

Let's make things better.



