## 240 OUTPUT LCD COLUMN (SEGMENT) DRIVER WITH BUILT-IN RAM

The $\mu$ PD16662 is a column (segment) driver which contains a RAM capable of full dot LCD drive.
With 240 outputs, this driver has a display RAM of $240 \times 160 \times 2$ bits built in, and 4 gray scales of display are possible. Any 4 gray scales can be selected from 25 levels of the gray scale pallet. The driver can be combined with the $\mu$ PD16667 to display from $240 \times 160$ dots to $480 \times 320$ dots.

## Features

- Display RAM incorporated: $240 \times 160 \times 2$ bits
- Logic voltage: 3.0V to 3.6 V
- Duty: 1/160
- Output count: 240 outputs
- Capable of gray scale display: 4 gray scales (can be selected from 25 levels of the gray scale pallet)
- Memory management: packed pixel system
- 8/16-bit data base


## Ordering Information

| Part number | Package |
| :--- | :--- |
| $\mu$ PD16662N $-\times \times \times x$ | TCP(TAB) |
| $\mu$ PD16662N -051 | Standard TCP (OLB: 0.2 mm pitch; folding) |

The TCP's external shape is custom-ordered. Therefore, if you have a shape in mind, please contact an NEC salesperson.

Pin name

| Classification | Voltage | Pin Name ${ }^{\text {Note }}$ | I/O | Function |
| :---: | :---: | :---: | :---: | :---: |
| CPU I/F | 3.3 V | D0 to D15 <br> A0 to A16 <br> /CS <br> /OE <br> WE <br> /UBE <br> RDY | $\begin{gathered} \text { I/O } \\ \text { I } \\ \text { I } \\ \text { I } \\ \text { I } \\ \text { I } \\ \hline \end{gathered}$ | Data bus 16 <br> Address bus 17 <br> Chip select <br> Read signal <br> Write signal <br> High byte enable <br> Ready signal to CPU (Ready state at H) |
| Control signals | 3.3 V | PLO PL1 DIR MS BMODE /REFRH TEST /RESET /DOFF OSC1 OSC2 | $\begin{gathered} 1 \\ \text { I } \\ \text { I } \\ \text { I } \\ \text { I } \\ 1 / 0 \\ \text { I } \\ \text { I } \\ \text { 1 } \end{gathered}$ | Specifies the LSI allocation locations (No. 0 to 3). Specifies the LSI allocation locations (No. 0 to 3). Specifies the liquid-crystal panel allocation direction (longitudinal; lateral) <br> Master/slave switching (Master mode at H ) <br> Data bus bit select pin ("H" = 8bit, "L" = 16bit) <br> Self diagnostic reset pin (Wired OR connection) <br> Test pin (Test mode at H , using the pull-down buffer) <br> Reset <br> Display OFF signal input <br> Oscillator pin <br> Oscillator pin |
|  | 5.0 V | $\begin{aligned} & \text { STB } \\ & \text { /FRM } \\ & \text { PULSE } \\ & \text { L1 } \\ & \text { L2 } \\ & \text { /DOUT } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { I/O } \\ & \text { I/O } \\ & \text { I/O } \\ & \text { I/O } \\ & \text { I/O } \\ & \hline \end{aligned}$ | Column driving signal strobe <br> (MS signal " H " = output, MS signal "L" = input ) <br> Frame signal(MS pin "H" = output , MS pin "L" = input ) <br> 25-gray level pulse modulation clock <br> Row driver drive level selection signal (1st line) <br> Row driver drive level selection signal (2nd line) <br> Display OFF signal output |
| Liquid-crystal drive |  | Y1 to Y240 | 0 | Liquid-crystal drive output |
| Powers |  | $\begin{aligned} & \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{cc} 1} \\ & \mathrm{~V}_{\mathrm{cc} 2} \\ & \mathrm{~V}_{0} \\ & \mathrm{~V}_{1} \\ & \mathrm{~V}_{2} \\ & \hline \end{aligned}$ | - - - - - - | Ground (two 5-V pins; three 3-V pins) <br> 5-V power level <br> 3.3-V power level <br> Liquid-crystal drive analog power <br> Liquid-crystal drive analog power <br> Liquid-crystal drive analog power |

Remark/xxx indicates active low signal.
Note 3.3-V power pins : D0-D15, A0-A16, /CS, /OE, /WE, /UBE, RDY, BMODE, PL0, PL1, DIR, OSC1, OSC2, /RESET, /DOFF, TEST, MS
5-V power pins : STB, /FRM, L1, L2, /DOUT, PULSE

## Block Diagram



## Block Functions

## (1) Address management circuit

The address management circuit converts addresses transferred from the system through A0 to A16 into addresses compatible with the memory map of the built-in RAM. This function can be used to address up to $480 \times 320$ dots with four of these LSIs, thus making it possible to configure a liquid crystal display system without difficulty. Moreover, addresses 1FFF0H to 1FFFFH are allocated to the gray scale pallet register, making it possible to choose any 4 gray scales from the 25-level pallet.

## (2) Arbiter

The arbiter adjusts the contention between the RAM access from the system and the RAM read on the liquid-crystal drive side.
(3) RAM

Static RAM (single port) of 240 by 160 by 2 bits

## (4) Data bus control

This circuit controls the data transfer directions through the read/write from the system. It also performs an 8/16-bit switch via the BMODE pin.

## (5) Gray scale generation circuit

This circuit realizes the 25 levels by frame thinning out and pulse width modulation.

## (6) Internal timing generation

Internal timing to each block is generated from /FRM and STB signals.

## (7) CR oscillator

The CR oscillator generates the clock which will become a criterion of the frame frequency in master mode. 1/2592 of this oscillation becomes the frame frequency. For example, if the frame frequency is 70 Hz , the required oscillation frequency is 181.44 kHz . As the CR oscillator has a built-in capacitor, adjust the required oscillation frequency with an external resistor.

In slave mode, the oscillation is stopped.

## (8) Liquid crystal timing generation

In master mode, /FRM (frame signal), STB (column drive signal strobe), and PULSE (25-gray-scale pallet pulse modulation clock) are generated.

## (9) Gray scale control

This circuit realizes a four-gray scale display.
(10) Data latch (1)

Reads and latches 240-pixel data from the RAM.
(11) Data latch (2)

Latches 240-pixel data synchronously with the STB signal.

## (12) Level shifter

The level shifter converts from the operating voltage ( 3.3 V ) of the internal circuit to the liquid-crystal drive circuit and low driver interface voltage ( 5 V ).

## (13) DEC

Decodes the gray scale display data to make it compatible with the liquid-crystal drive voltages $\mathrm{V}_{0}, \mathrm{~V}_{1}$ and $\mathrm{V}_{2}$.

## (14) Liquid crystal drive circuit

This circuit selects one of the liquid-crystal drive powers $\mathrm{V}_{0}, \mathrm{~V}_{1}$, and $\mathrm{V}_{2}$, which are compatible with the gray scale display data and the display OFF signal (/DOFF), to generate the liquid crystal applied voltage.

## (15) Self diagnostic circuit

If the operation timing of the master chip and slave chip has deviated due to external noise, this circuit will detect the problem and generate a total column/driver refresh signal.

## Address map image diagram (Example of VGA-half size configuration)



## Data bus

The byte data lined up on the data bus is based on the Little Endian - an NEC/Intel-series bus.

1. 16 bit data bus (BMODE $=\mathrm{L})$

- Bytes (8 bytes) access

|  | D0 to D7 | D8 to D15 |
| :--- | :---: | :---: |
| 00000H | 00001 H |  |
| Addresses proceed as $\rightarrow$00002 H 00003 H <br> shown on right. 00004 H <br> $\vdots$ 00005 H <br> $\vdots$ $\vdots$ |  |  |

- Words (16 bits) access


For the access from the system to be performed in units of words ( 16 bits), or of bytes ( 8 bytes), the /UBE (high byte enable) and A0 are used to show whether valid data are in the bytes of either (or both) of D0 to D7 and D8 to D15.

| /CS | /OE | /WE | /UBE | A0 | MODE | 1/0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | D0 to D7 | D8 to D15 |
| H | X | X | X | X | Not Selected | Hi-Z | Hi-Z |
| L | L | H | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ L | Read | Dout <br> Hi-Z <br> Dout | Dout <br> Dout <br> Hi-Z |
| L | H | L | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | Write | $\begin{gathered} \text { Din } \\ \mathrm{x} \\ \text { Din } \end{gathered}$ | $\begin{gathered} \text { Din } \\ \text { Din } \\ \mathrm{X} \\ \hline \end{gathered}$ |
| L L | H <br> $\times$ | H <br> $\times$ | X H | X H | Output disable | $\begin{aligned} & \mathrm{Hi}-\mathrm{Z} \\ & \mathrm{Hi}-\mathrm{Z} \end{aligned}$ | $\begin{aligned} & \mathrm{Hi}-\mathrm{Z} \\ & \mathrm{Hi}-\mathrm{Z} \end{aligned}$ |

Remark $X$ : Don't Care
Hi-Z : High impedance

## 2. 8 bit data bus (BMODE $=\mathrm{H}$ )



| /CS | /OE | ME | MODE | I/O |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | D0 to D7 | D8 to D15 |
| H | X | X | Not Selected | Hi-Z | Note |
| L | L | H | Read | Dout | Note |
| L | H | L | Write | Din | Note |
| L | H | H | Output disable | Hi-Z | Note |

Remark X : Don't Care
Hi-Z : High impedance
Note Use D8 - D15 and /UBE to open or connect to the GND because they are internally pulled down when BMODE $=\mathrm{H}$.

## Relationship between data bits and pixels

As the display is in four gray scales, each pixel consists of two bits.
The RAM is configured with four pixels (8 pixels per word) using the packed pixel system.
(1) $B M O D E=L$

Bytes (8 bits) access

| D0 D1 | D2 D3 | D4 D5 | D6 D7 | D8 D9 | D10 D11 | D12 D13 | D14 D15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 Pixel | 2 Pixel | 3 Pixel | 4 Pixel | 5 Pixel | 6 Pixel | 7 Pixel | 8 Pixel |

Liquid-Crystal panel


Words (16 bits) access

| D0 D1 | D2 D3 | D4 D5 | D6 D7 | D8 D9 | D10 D11 | D12 D13 | D14 D15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 Pixel | 2 Pixel | 3 Pixel | 4 Pixel | 5 Pixel | 6 Pixel | 7 Pixel | 8 Pixel |


(2) $\mathrm{BMODE}=\mathrm{H}$

| D0 $\quad$ D1 | D2 2 D3 | D4 | D5 | D6 | D7 | D0 | D1 | D2 | D3 | D4 | D5 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D6 | D7 |  |  |  |  |  |  |  |  |  |  |
| 1 Pixel | 2 Pixel | 3 Pixel | 4 Pixel | 5 Pixel | 6 Pixel | 7 Pixel | 8 Pixel |  |  |  |  |

Liquid-Crystal panel


## Gray scale control

The $\mu$ PD16662 gray scale control realizes 25 levels of the gray scale pallet through frame thinning and pulse width modulation. It chooses four gray scales and records them in the gray scale pallet register before use.

## Gray scale pallet register

Through the use of the gray scale pallet register, four gray scales are pre-selected from 25 levels. The gray scale pallet register is allocated in addresses 1FFFOH to 1FFFFH, and the relationship between the register and the gray scale data is shown in the following table. The initial values are also allocated as below. The gray scale pallet register can set each column/driver configuration position (No. 0 to 3) decided by PL0 and PL1.

| Address | Configuration position No. | Gray scale data (Display data) |  | Initial value |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Dn $+1^{\text {Note }}$ | Dn ${ }^{\text {Note }}$ |  |
| 1FFFOH | No. 0 | 0 | 0 | 00000B |
| 1FFF1H |  | 0 | 1 | 01000B |
| 1FFF2H |  | 1 | 0 | 10000B |
| 1FFF3H |  | 1 | 1 | 11000B |
| 1FFF4H | No. 1 | 0 | 0 | 00000B |
| 1FFF5 ${ }^{\text {H }}$ |  | 0 | 1 | 01000B |
| 1FFF6H |  | 1 | 0 | 10000B |
| 1FFF7H |  | 1 | 1 | 11000B |
| 1FFF8H | No. 2 | 0 | 0 | 00000B |
| 1FFF9H |  | 0 | 1 | 01000B |
| 1FFFAH |  | 1 | 0 | 10000B |
| 1FFFBH |  | 1 | 1 | 11000B |
| 1FFFCH | No. 3 | 0 | 0 | 00000B |
| 1FFFDH |  | 0 | 1 | 01000B |
| 1FFFEH |  | 1 | 0 | 10000B |
| 1FFFFH |  | 1 | 1 | 11000B |

Note $\mathrm{n}=0,2,4,6$

## Relationship between gray scale and gray scale pallet data

The relationship between the gray scale and the gray scale pallet data that is set by the gray scale pallet register is as follows.

| PMODE | Gray scale palette data |  |  |  |  | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D4 | D3 | D2 | D1 | D0 |  |
| Pixel 0 | 0 | 0 | 0 | 0 | 0 | OFF |
| Pixel 1 | 0 | 0 | 0 | 0 | 1 |  |
| Pixel 2 | 0 | 0 | 0 | 1 | 0 |  |
| Pixel 3 | 0 | 0 | 0 | 1 | 1 |  |
| Pixel 4 | 0 | 0 | 1 | 0 | 0 |  |
| Pixel 5 | 0 | 0 | 1 | 0 | 1 |  |
| Pixel 6 | 0 | 0 | 1 | 1 | 0 |  |
| Pixel 7 | 0 | 0 | 1 | 1 | 1 |  |
| Pixel 8 | 0 | 1 | 0 | 0 | 0 | 1/3 |
| Pixel 9 | 0 | 1 | 0 | 0 | 1 |  |
| Pixel 10 | 0 | 1 | 0 | 1 | 0 |  |
| Pixel 11 | 0 | 1 | 0 | 1 | 1 |  |
| Pixel 12 | 0 | 1 | 1 | 0 | 0 |  |
| Pixel 13 | 0 | 1 | 1 | 0 | 1 |  |
| Pixel 14 | 0 | 1 | 1 | 1 | 0 |  |
| Pixel 15 | 0 | 1 | 1 | 1 | 1 |  |
| Pixel 16 | 1 | 0 | 0 | 0 | 0 | 2/3 |
| Pixel 17 | 1 | 0 | 0 | 0 | 1 |  |
| Pixel 18 | 1 | 0 | 0 | 1 | 0 |  |
| Pixel 19 | 1 | 0 | 0 | 1 | 1 |  |
| Pixel 20 | 1 | 0 | 1 | 0 | 0 |  |
| Pixel 21 | 1 | 0 | 1 | 0 | 1 |  |
| Pixel 22 | 1 | 0 | 1 | 1 | 0 |  |
| Pixel 23 | 1 | 0 | 1 | 1 | 1 |  |
| Pixel 24 | 1 | 1 | 0 | 0 | 0 | ON |

## LSI arrangement and address management

Addresses can be managed to allow up to four of these LSIs to be used to configure a liquid-crystal display of up to half VGA size ( $320 \times 480$ dots). Up to four of these LSIs can be connected on the same bus sharing the /CS, /WE, and /OE pins. On the system side, one screen of the liquid crystal display can be treated as one memory area, and it is not necessary to decode for more than one $\mu$ PD16662. The PL0 and PL1 pins are used to specify LSI No. and to determine the LSI arrangement. The DIR pins are used to determine the directions (vertical, horizontal) of the liquidcrystal display.

| PL1 | PLO | LSI No. |
| :---: | :---: | :---: |
| 0 | 0 | No. 0 |
| 0 | 1 | No. 1 |
| 1 | 0 | No. 2 |
| 1 | 1 | No. 3 |

## 1. Addresses of the VGA half-size horizontally (DIR = "0")


2. Addresses of the VGA half-size horizontally (DIR = "1")


## CPU Interface

## 1. Function of the RDY (Ready) pin

The built-in RAM is a single-port RAM. To prevent contention between the access from the CPU side and the reading by the liquid-crystal drive side, the RDY pin performs a Wait operation on the CPU.

- Timing



## - Connection of the RDY pin

The RDY pin uses a three-state buffer. The RDY pin should be connected to an external pull-up resister. If more than one LSI are used, the RDY pins of each LSI are wired together.


## 2. Access Timing

(1) Display data read timing

(2) Display data write timing

(3) Gray scale pallet data write timing


## Liquid-Crystal Timing Generation

## 1. Reset State

If the circuit is placed in the reset state, the internal counter is zero-cleared.
After cancelling the reset, the display OFF function operates during the 4 -frame cycle even when the /DOFF pin is at H .


## 2. Liquid-Crystal Timing Generating Circuit

If the circuit is set to Master mode when $M S=H$, the /FRM and STB signals are generated timed with a duty ratio 1/160.
Generates the driver drive voltage selection signals L 1 and L 2 for the row driver.
The /FRM is generated twice per frame. The STB is generated 81 times per half a frame; and 162 times per frame.

## - Generation of /FRM and STB signals



## - Generation of L1 and L2 signals

| STB | 1 | 2 | 3 | 4 | $\ldots$ | 1 | 2 | 3 | 4 | $\ldots$ | 1 | 2 | 3 | 4 | $\ldots$ | 1 | 2 | 3 | 4 | $\ldots$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L1 | 1 | 1 | 1 | 1 | $\ldots$ | 1 | 1 | 1 | 1 | $\ldots$ | 0 | 0 | 0 | 0 | $\ldots$ | 0 | 0 | 0 | 0 | $\ldots$ |
| L2 | 1 | 0 | 1 | 0 | $\ldots$ | 0 | 1 | 0 | 1 | $\ldots$ | 0 | 1 | 0 | 1 | $\ldots$ | 1 | 0 | 1 | 0 | $\ldots$ |

## Self diagnostic function

This is a function to check whether the timing of each column/driver has deviated due to external noise. The slave chip compares the L1 and L2 generated internally with the L1 and L2 of the master chip, and when there is discordance, it sends a total column/driver refresh signal. When a refresh signal is received, the internal reset is activated and timing is initialized. In this case, the /REFRH = L time and the four frame interval display are turned OFF. The L1, L2 discordance will be monitored at the rising edge of the FRM once every $1 / 2$ frame.


## - Block configuration drawing (slave side)



## System Configuration Example

An example of configuring a liquid-crystal panel of VGA half-size ( $480 \times 320$ dots lengthwise) by using four LSIs and two row drivers.

- Each column driver sets the LSI No. with PL0, PL1 pins.
- The DIR pins of each column driver are all set to low level.
- Only one of the column drivers is set to the master; all the others are set to the slave. Signals are supplied from the master column driver to the slave column driver and to the row driver.
- Connect a resistor for the oscillator to the OSC1 and OSC2 pins of the master. Leave the OSC1 and OSC2 pins of the slave open.
- The signals from the system (D0 through D15, A0 through A16, /CS, /OE, /WE, /UBE, RDY, /RESET, and /DOFF) are connected to all the column drivers in parallel. Connect a pull-up resistor to the RDY signal.
- The TEST pin is used to test the LSI. Open or connect this pin to GND when the system is configured.


Remark The /DOFF' pin is an input pin of $\mu$ PD16667.

## Chip set power-ON sequence

It is recommended to turn on power in the following sequence:
$\mathrm{V}_{\mathrm{CC} 2} \rightarrow \mathrm{VCC}_{1} \rightarrow$ input $\rightarrow \mathrm{V}_{\mathrm{DD}}, \mathrm{VEE} \rightarrow \mathrm{V}_{1}, \mathrm{~V}_{2}$
Be sure to turn on LCD driving power supplies $\mathrm{V}_{1}$ and $\mathrm{V}_{2}$ last.


Notes 1. It is possible to input the selected pins (PIO, PL1, DIR, MS, and BMODE) at the same time as Vcc2.
2. It is not necessary to have $V_{d D}$ and $V_{E E} O N$ at the same time. Vdd and $V_{E E}$ are the liquid crystal power supply of row driver.

Caution Turn off power to the chip set in the reverse sequence to the turn-on sequence.

Example of layout of internal Schottky barrier diode of module to reinforce power supply protection
(Use a Schottky barrier diode with $\mathrm{Vf}=0.5 \mathrm{~V}$ MAX.)


Note Vdd and Vee are the liquid crystal power supply of row driver.

## Electrical specifications

1. Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ )

| Parameter | Symbol |  | Rating | Unit |
| :--- | :---: | :--- | :---: | :---: |
| Notes |  |  |  |  |
| Supply voltage (1) | $\mathrm{V}_{\mathrm{cc} 1}$ | -0.5 to +6.5 | V | 1 |
| Supply voltage (2) | $\mathrm{V}_{\mathrm{cc} 2}$ | -0.5 to +4.5 | V | 2 |
| Input/Output voltage (1) | $\mathrm{V}_{/ / 01}$ | -0.5 to $\mathrm{Vcc} 1+0.5$ | V | 1 |
| Input/Output voltage (2) | $\mathrm{V}_{/ / 02}$ | -0.5 to $\mathrm{Vcc} 2+0.5$ | V | 2 |
| Input/Output voltage (3) | $\mathrm{V}_{/ / 03}$ | -0.5 to $\mathrm{Vcc1+0.5}$ | V | 3,4 |
| Operating temperature | $\mathrm{T}_{\mathrm{A}}$ | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\text {stg. }}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes 1. 5 V power signal (/FRM, STB, /DOUT, L1, L2, PULSE)
2. 3.3 V power signal (MS, DIR, PL0 to PL1, A0 to A16, /CS, /OE, /WE, /UBE, RDY, D0 to D15, /RESET, OSC1, OSC2, /DOFF, TEST, BMODE, /REFRH)
3. Liquid-crystal drive powers ( $\mathrm{V}_{0}, \mathrm{~V}_{1}, \mathrm{~V}_{2}, \mathrm{Y} 1$ to Y 240$)$
4. $\mathrm{V}_{0}<\mathrm{V}_{1}<\mathrm{V}_{2}$
2. Recommended Operating Range ( $\mathrm{T}_{\mathrm{A}}=20$ to $+\mathbf{7 0} \mathrm{C}, \mathrm{V} \mathrm{O}=0 \mathrm{~V}$ )

| Parameter | Symbol | MIN. | TYP. | MAX. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage (1) | Vcc1 | 4.5 | 5.0 | 5.5 | V |  |
| Supply voltage (2) | Vcc2 | 3.0 | 3.3 | 3.6 | V |  |
| Input voltage (1) | $\mathrm{V}_{11}$ | 0 |  | Vcc1 | V | 1 |
| Input voltage (2) | $\mathrm{V}_{12}$ | 0 |  | Vcc2 | V | 2 |
| V1 Input voltage | $\mathrm{V}_{1}$ | Vo |  | $\mathrm{V}_{2}$ | V |  |
| V2 Input voltage | $V_{2}$ | $V_{1}$ |  | Vcc1 | V |  |
| External resistance for OSC | Rosc | 30 | 62 | 90 | $k \Omega$ |  |

Notes 1. 5 V power signal (/FRM, STB, L1, L2, PULSE)
2. 3.3 V power signal (MS, DIR, PL0 to PL1, A0 to A16, /CS, /OE, /WE, /UBE, RDY, D0 to D15, /RESET, OSC1, OSC2, /DOFF, TEST, BMODE, /REFRH)

## 3. DC Characteristics

(Unless otherwise specified, $\mathrm{V}_{\mathrm{cc} 1}=4.5$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc} 2}=3.0$ to $3.6 \mathrm{~V} . \mathrm{V}_{0}=0 \mathrm{~V}, \mathrm{~V}_{1}=1.4$ to $2.0 \mathrm{~V}, \mathrm{~V}_{2}=2.8$ to $4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}$ $=-20$ to $+70^{\circ} \mathrm{C}$ )

| Parameter |  | Symbol | MIN. | TYP. | MAX. | Unit | Remark | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High-level input voltage (1) | Vcc1 | $\mathrm{V}_{\mathrm{H} 1}$ | $0.7 \mathrm{Vcc1}$ |  |  | V |  | 1 |
| Low-level input voltage (1) |  | VIL1 |  |  | 0.3 Vcc 1 | V |  | 1 |
| High-level input voltage (2) | Vcc2 | V ${ }^{\text {H2 }}$ | 0.7 Vcc 2 |  |  | V |  | 2 |
| Low-level input voltage (2) |  | VIL2 |  |  | 0.3 Vcc 2 | V |  | 2 |
| High-level output voltage (1) |  | V ${ }^{\text {н }}$ | 0.8 Vcc 2 |  |  | V |  | 4 |
| Low-level output voltage (1) |  | VIL4 |  |  | 0.2 Vcc 2 | V |  | 4 |
| High-level output voltage (2) | Vcc1 | Voh1 | Vcc1 -0.4 |  |  | V | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 3 |
| Low-level output voltage (2) |  | VoL1 |  |  | 0.4 | V | $\mathrm{loL}=2 \mathrm{~mA}$ | 3 |
| High-level output voltage (3) |  | Voh2 | Vcc1 -0.4 |  |  | V | $\mathrm{IOH}=-2 \mathrm{~mA}$ | 1 |
| Low-level output voltage (3) |  | Vol3 |  |  | 0.4 | V | $\mathrm{loL}=4 \mathrm{~mA}$ | 1, 4 |
| High-level output voltage (3) | Vcc2 | Vонз | Vcc2 -0.4 |  |  | V | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 5 |
| Low-level output voltage (3) |  | Vol3 |  |  | 0.4 | V | $\mathrm{loL}=2 \mathrm{~mA}$ | 5 |
| Input leakage current (1) |  | ${ }_{11}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ | Without TEST pin, $\mathrm{V}_{1}=\mathrm{Vcc2} \text { or } \mathrm{GND}$ |  |
| Input leakage current (2) |  | 112 | 10 | 40 | 100 | $\mu \mathrm{A}$ | Pull down (TEST pin) $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ |  |
| Current consumption for display operation (1) | Vcc1 | Imas1 |  |  | 100 | $\mu \mathrm{A}$ | master | 6 |
| Current consumption for display operation (2) | Vcc2 | Imas2 |  |  | 250 | $\mu \mathrm{A}$ | master | 6 |
| Current consumption for display operation (3) | Vcc1 | IsLV1 |  |  | 60 | $\mu \mathrm{A}$ | slave | 6 |
| Current consumption for display operation (4) | Vcc2 | IsLv2 |  |  | 150 | $\mu \mathrm{A}$ | slave | 6 |
| Liquid crystal drive output on resistance |  | Ron |  | 1 | 2 | k $\Omega$ |  | 7 |

Notes 1. 5 V signal (/FRM, STB, L1, L2, PULSE)
2. 3.3 V signal (MS, DIR, PL0 to PL1, A0 to A16, /CS, /OE, /WE, /UBE, RDY, D0 to D15, /RESET, /DOFF, TEST, BMODE)
3. /DOUT pin
4. /REFRH pin
5. DO to 15, RDY, and OSC2 pins
6. With the frame frequency at 70 Hz without output load and CPU no access (D0 to D15, A0 to A16, /UBE = GND, /CS, /OE, /WE = Vccz)
7. This refers to the resistance value between a Y pin and a V pin (either of $\mathrm{V}_{0}, \mathrm{~V}_{1}$ and $\mathrm{V}_{2}$ ) when the load current ( $\operatorname{lon}=100 \mu \mathrm{~A}$ ) is passed to a pin of Y 1 to Y 240 .

## 4. AC Characteristics 1 Display data transfer timing

## (1) Master mode

(Unless otherwise specified, $\mathrm{V}_{\mathrm{cc} 1}=4.5$ to $5.5 \mathrm{~V}, \mathrm{Vcc2}=3.0$ to 3.6 V . $\mathrm{V}_{0}=0 \mathrm{~V}, \mathrm{~V}_{1}=1.4$ to $2.0 \mathrm{~V}, \mathrm{~V}_{2}=2.8$ to 4.0 V , $\mathrm{T}_{\mathrm{A}}=-20$ to $+70^{\circ} \mathrm{C}$, frame frequency 70 Hz (fosc $=181.44 \mathrm{kHz}$ ), output load: 100 pF )

| Parameter | Symbol | MIN. | TYP. | MAX. | Unit | Remark |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| STB clock cycle time | tcyc | 87 | $16 / \mathrm{fosc}$ |  | $\mu \mathrm{s}$ |  |
| STB high-level width | tcwh | 43 | $8 / \mathrm{fosc}$ |  | $\mu \mathrm{s}$ |  |
| STB low-level width | tcwL | 43 | $8 / \mathrm{fosc}$ |  | $\mu \mathrm{s}$ |  |
| STB rise time | tr |  |  | 100 | ns |  |
| STB fall time | tF |  |  | 100 | ns |  |
| STB -/FRM delay time | tPSF | 20 |  |  | $\mu \mathrm{~s}$ |  |
| /FRM -STB delay time | tPFs | 20 |  |  | $\mu \mathrm{~s}$ |  |



## (2) Slave mode

(Unless otherwise specified, $\mathrm{V}_{\mathrm{cc} 1}=4.5$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc} 2}=3.0$ to $3.6 \mathrm{~V} . \mathrm{V}_{0}=0 \mathrm{~V}, \mathrm{~V}_{1}=1.4$ to $2.0 \mathrm{~V}, \mathrm{~V}_{2}=2.8$ to 4.0 V , $\mathrm{T}_{\mathrm{A}}=-20$ to $+70^{\circ} \mathrm{C}$ )

| Parameter | Symbol | MIN. | TYP. | MAX. | Unit | Remark |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| STB clock cycle time | tcYc | 10 |  |  | $\mu \mathrm{~s}$ |  |
| STB High-level width | tcwh | 4 |  |  | $\mu \mathrm{~s}$ |  |
| STB low-level width | tcwL | 4 |  |  | $\mu \mathrm{~s}$ |  |
| STB rise time | tr |  |  | 150 | ns |  |
| STB fall time | tF |  |  | 150 | ns |  |
| /FRM setup time | tsFR | 1 |  |  | $\mu \mathrm{~s}$ |  |
| /FRM hold time | thFR | 1 |  |  | $\mu \mathrm{~s}$ |  |



## (3) Items common to the master and slaves

(Unless otherwise specified, $\mathrm{V}_{\mathrm{cc} 1}=4.5$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc} 2}=3.0$ to $3.6 \mathrm{~V} . \mathrm{V}_{0}=0 \mathrm{~V}, \mathrm{~V}_{1}=1.4$ to $2.0 \mathrm{~V}, \mathrm{~V}_{2}=2.8$ to $4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}$ $=-20$ to $+70^{\circ} \mathrm{C}$ )

| Parameter | Symbol | MIN. | TYP. | MAX. | Unit | Remark |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Output delay time (L1, L2, /DOUT) | toout1 |  | 50 | 100 | ns | Without output load |
| Output delay time (Y1 to Y240) | toout2 |  | 90 | 150 | ns | Without output load |



## 5. AC Characteristics 2 Graphic Access Timing

(Unless otherwise specified, $\mathrm{V}_{\mathrm{cc} 1}=4.5$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc} 2}=3.0$ to $3.6 \mathrm{~V} . \mathrm{V}_{0}=0 \mathrm{~V}, \mathrm{~V}_{1}=1.4$ to $2.0 \mathrm{~V}, \mathrm{~V}_{2}=2.8$ to 4.0 V , $\mathrm{T}_{\mathrm{A}}=-20 \mathrm{to}+70^{\circ} \mathrm{C}, \mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}$ )

| Parameter | Symbol | MIN. | TYP. | MAX. | Unit | Remark | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| /OE, /WE recovery time | $t_{\text {RY }}$ | 30 |  |  | ns |  |  |
| Address setup time | tAs | 10 |  |  | ns |  |  |
| Address hold time | tАН | 20 |  |  | ns |  |  |
| RDY output delay time | tryr |  |  | 30 | ns | $\mathrm{CL}=15 \mathrm{pF}$ |  |
| RDY float time | tryz |  |  | 30 | ns |  | 3 |
| Wait state time | tryw |  |  | 35 | ns |  | 1 |
| Ready state time (without contention) | tryF1 |  | 60 | 100 | ns |  | 1 |
| Ready state time (with contention) | tryF2 |  | 650 | 1,200 | ns |  | 1 |
| Data access time (Read cycle) | tacs |  |  | 100 | ns |  | 2 |
| Data float time (Read cycle) | thz |  |  | 40 | ns |  | 3 |
| /CS - /OE time (Read cycle) | tcsoe | 10 |  |  | ns |  |  |
| /OE - /CS time (Read cycle) | toecs | 20 |  |  | ns |  |  |
| Write pulse width 1 (Write cycle 1) | twp1 | 50 |  |  | ns |  | 1 |
| Write pulse width 2 (Write cycle 2) | twp2 | 50 |  |  | ns |  | 1 |
| Data setup time (Write cycle 1, 2) | tow | 20 |  |  | ns |  |  |
| Data hold time (Write cycle 1, 2) | toh | 20 |  |  | ns |  |  |
| /CS - /WE time (Write cycle 1, 2) | tcswe | 10 |  |  | ns |  |  |
| /WE - /CS time (Write cycle 1, 2) | twecs | 20 |  |  | ns |  |  |
| Reset pulse width | twres | 100 |  |  | ns |  |  |
| RDY - /OE time | trdoe |  |  | - | - |  | 4 |
| RDY - /WE time | trdwe |  |  | - | - |  | 4 |

Notes 1. Load circuit

2. Load circuit

3. Load circuit

4. The display may be affected if the time from the rising of RDY to /OE or /WE is too long. It is recommended that trdoe and trdwe be $1,000 \mathrm{~ns}$ MAX.
/OE, /WE recovery time


Read cycle


Write cycle 1 (Display data write)


## Write cycle 2 (Gray scale pallet data write)



## Reset pulse width



## 6. AC Characteristics 3 CR Oscillator

( $\mathrm{Vcc} 2=3.0$ to 3.6 V , $\mathrm{TA}=-20$ to $+70^{\circ} \mathrm{C}$ )

| Parameter | Symbol | MIN. | TYP. | MAX. | Unit | Remark |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Oscillation frequency | fosc | 160 | 190 | 220 | kHz | External resistance: $62 \mathrm{k} \Omega$ |
| Frame frequency | - | 61.7 | 73.3 | 84.9 | Hz | External resistance: $62 \mathrm{k} \Omega$ |

## Relation between oscillation frequency, frame frequency, and STB frequency

The relation between the oscillation frequency, frame frequency, and STB frequency is as follows:

Frame frequency $=\frac{1}{162 \times 2 \times 8} \times$ Oscillation frequency
STB frequency $=\frac{1}{2 \times 8} \times$ Oscillation frequency
$\star \quad$ Package drawings
Standard TCP package ( $\mu$ PD16662N - 051)(1/3)


Standard TCP package ( $\mu$ PD16662N -051 )(2/3)

Detail of output side test pad and alignment mark


Detail of cross mark


TCP tape winding direction


Standard TCP package ( $\mu$ PD16662N - 051) (3/3)
Pin connection

[MEMO]
[MEMO]

## (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

## (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to Vdd or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

## (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.
While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
NEC devices are classified into the following three quality grades:
"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.
The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.
Anti-radioactive design is not implemented in this product.

