

# MOS INTEGRATED CIRCUIT $\mu PD16772A$

## 480-OUTPUT TFT-LCD SOURCE DRIVER (COMPATIBLE WITH 64-GRAY SCALES)

### DESCRIPTION

The  $\mu$  PD16772A is a source driver for TFT-LCDs capable of dealing with displays with 64-gray scales. Data input is based on digital input configured as 6 bits by 6 dots (2 pixels), which can realize a full-color display of 260,000 colors by output of 64 values  $\gamma$ -corrected by an internal D/A converter and 5-by-2 external power modules. Because the output dynamic range is as large as Vss<sub>2</sub> + 0.1 V to VDD<sub>2</sub> – 0.1 V, level inversion operation of the LCD's common electrode is rendered unnecessary. Also, to be able to deal with dot-line inversion, n-line inversion and column line inversion when mounted on a single side, this source driver is equipped with a built-in 6-bit D/A converter circuit whose odd output pins and even output pins respectively output gray scale voltages of differing polarity. Assuring a clock frequency of 45 MHz when driving at 2.3 V, this driver is applicable to UXGA-standard TFT-LCD panels.

### FEATURES

- CMOS level input (2.3 to 3.6 V)
- 480 outputs
- Input of 6 bits (gradation data) by 6 dots
- Capable of outputting 64 values by means of 5-by-2 external power modules (10 units) and a D/A converter (R-DAC)
- Output dynamic range : Vss2 + 0.1 V to VDD2 0.1 V
- High-speed data transfer : fcLK = 45 MHz (internal data transfer speed when operating at VDD1 = 2.3 V)
- Apply for dot-line inversion, n-line inversion and column line inversion
- Output voltage polarity inversion function (POL)
- Display data inversion function (POL21/22)
- Current consumption reduction function (LPC, Bcont)
- Logic power supply voltage (VDD1) : 2.3 to 3.6 V
- Driver power supply voltage (VDD2) : 8.5 V  $\pm$  0.5 V

### **ORDERING INFORMATION**

| Part Number         | Package           |
|---------------------|-------------------|
| $\mu$ PD16772AN-xxx | TCP (TAB package) |

**Remark** The TCP's external shape is customized. To order the required shape, so please contact one of our sales representatives.

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

### 1. BLOCK DIAGRAM

NEC



Remark /xxx indicates active low signal.

### 2. RELATIONSHIP BETWEEN OUTPUT CIRCUIT AND D/A CONVERTER



### 3. PIN CONFIGURATION (µPD16772AN-xxx: TCP (TAB package))



**Remark** This figure does not specify the TCP package.

### 4. PIN FUNCTIONS

| Pin Symbol                         | Pin Name                  | Description                                                                                                                                            |
|------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| S1 to S480                         | Driver output             | The D/A converted 64-gray-scale analog voltage is output.                                                                                              |
| Doo to Dos                         | Display data input        | The display data is input with a width of 36 bits, viz., the gray scale data (6 bits) by 6 dots (2                                                     |
| D10 to D15                         |                           | pixels).                                                                                                                                               |
| D <sub>20</sub> to D <sub>25</sub> |                           | Dxo: LSB, Dx5: MSB                                                                                                                                     |
| D <sub>30</sub> to D <sub>35</sub> |                           |                                                                                                                                                        |
| D40 to D45                         |                           |                                                                                                                                                        |
| D50 to D55                         |                           |                                                                                                                                                        |
| R,/L                               | Shift direction control   | These refer to the start pulse I/O pipe when driver ICe are connected in seconds. The shift                                                            |
| K,/L                               | input                     | These refer to the start pulse I/O pins when driver ICs are connected in cascade. The shift directions of the shift registers are as follows.          |
|                                    | input                     | $R_{r}/L = H: STHR input, S_1 \rightarrow S_{480}, STHL output$                                                                                        |
|                                    |                           | $R_{s}/L = L$ : STHL input, $S_{480} \rightarrow S_{1}$ , STHR output                                                                                  |
| STHR                               | Right shift start pulse   |                                                                                                                                                        |
| <b>O</b> TTIC                      | input/output              | Fetching of display data starts when H is read at the rising edge of CLK.                                                                              |
| STHL                               | Left shift start pulse    | $R_{i}/L = H$ (right shift): STHR input, STHL output                                                                                                   |
| OTTLE                              | input/output              | $R_{i}/L = L$ (left shift): STHL input, STHR output                                                                                                    |
|                                    | input output              | The start pulse width (H level) for next-level drivers is 1CLK.                                                                                        |
| CLK                                | Shift clock input         | Refers to the shift register's shift clock input. The display data is incorporated into the data                                                       |
| -                                  |                           | register at the rising edge. At the rising edge of the 80 <sup>th</sup> clock after the start pulse input, the                                         |
|                                    |                           | start pulse output reaches the high level, thus becoming the start pulse of the next-level                                                             |
|                                    |                           | driver. If 82 clock pulses are input after input of the start pulse, input of display data is halted                                                   |
|                                    |                           | automatically. The contents of the shift register are cleared at the STB's rising edge.                                                                |
| STB                                | Latch input               | The contents of the data register are transferred to the latch circuit at the rising edge. And,                                                        |
|                                    |                           | at the falling edge, the gray scale voltage is supplied to the driver. It is necessary to ensure                                                       |
|                                    |                           | input of one pulse per horizontal period.                                                                                                              |
| POL                                | Polarity input            | POL = L: The S <sub>2n-1</sub> output uses V <sub>0</sub> to V <sub>4</sub> as the reference supply. The S <sub>2n</sub> output uses V <sub>5</sub> to |
|                                    |                           | V₂ as the reference supply.                                                                                                                            |
|                                    |                           | POL = H: The $S_{2n-1}$ output uses $V_5$ to $V_9$ as the reference supply. The $S_{2n}$ output uses $V_0$ to                                          |
|                                    |                           | V4 as the reference supply.                                                                                                                            |
|                                    |                           | $S_{2n-1}$ indicates the odd output: and $S_{2n}$ indicates the even output. Input of the POL signal is                                                |
|                                    |                           | allowed the setup time(tPOL-STB) with respect to STB's rising edge.                                                                                    |
| POL21,                             | Data inversion input      | Data inversion can invert when display data is loaded.                                                                                                 |
| POL22                              |                           | POL21/22 = H : Data inversion loads display data after inverting it.                                                                                   |
|                                    |                           | POL21/22 = L : Data inversion does not invert input data.                                                                                              |
|                                    |                           | POL21: Doo to Do5, D10 to D15, D20 to D25                                                                                                              |
|                                    |                           | POL22: D <sub>30</sub> to D <sub>35</sub> , D <sub>40</sub> to D <sub>45</sub> , D <sub>50</sub> to D <sub>55</sub>                                    |
| LPC                                | Low power control         | The current consumption of $V_{DD2}$ is lowered by controlling the constant current source of the                                                      |
|                                    | input                     | output amplifier. This pin is pulled up to the VDD1 power supply inside the IC. For details,                                                           |
|                                    |                           | see 9. CURRENT CONSUMPTION REDUCTION FUNCTION.                                                                                                         |
| Bcont                              | Bias control              | This pin can be used to finely control the bias current inside the output amplifier.                                                                   |
|                                    |                           | When this fine-control function is not required, leave this pin open. For details, see                                                                 |
| V. to V                            |                           | 9. CURRENT CONSUMPTION REDUCTION FUNCTION.                                                                                                             |
| Vo to V9                           | $\gamma$ -corrected power | Input the $\gamma$ -corrected power supplies from outside by using operational amplifier. Make sure                                                    |
|                                    | supplies                  | to maintain the following relationships. During the gray scale voltage output, be sure to keep                                                         |
|                                    |                           | the gray scale level power supply at a constant level.                                                                                                 |
| Vari                               |                           | $V_{DD2} - 0.1 V > V_0 > V_1 > V_2 > V_3 > V_4 > 0.5 V_{DD2} > V_5 > V_6 > V_7 > V_8 > V_9 > V_{SS2} + 0.1 V$                                          |
|                                    | Logic power supply        | 2.3 to 3.6 V                                                                                                                                           |
| VDD2                               | Driver power supply       | 8.5 V ± 0.5 V                                                                                                                                          |
| Vss1                               | Logic ground              | Grounding                                                                                                                                              |
| Vss2                               | Driver ground             | Grounding                                                                                                                                              |



- Cautions 1. The power start sequence must be VDD1, logic input, and VDD2 & V0 to V9 in that order. Reverse this sequence to shut down (Simultaneous power application to VDD2 and V0 to V9 is possible.).
  - 2. To stabilize the supply voltage, please be sure to insert a 0.1  $\mu$ F bypass capacitor between V<sub>DD1</sub>-V<sub>SS1</sub> and V<sub>DD2</sub>-V<sub>SS2</sub>. Furthermore, for increased precision of the D/A converter, insertion of a bypass capacitor of about 0.01  $\mu$ F is also advised between the  $\gamma$ -corrected power supply terminals (V<sub>0</sub>, V<sub>1</sub>, V<sub>2</sub>,...., V<sub>9</sub>) and V<sub>SS2</sub>.

### 5. RELATIONSHIP BETWEEN INPUT DATA AND OUTPUT VOLTAGE VALUE

The  $\mu$  PD16772A incorporates a 6-bit D/A converter whose odd output pins and even output pins output respectively gray scale voltages of differing polarity with respect to the LCD's counter electrode (common electrode) voltage. The D/A converter consists of ladder resistors and switches.

The ladder resistors (r0 to r62) are designed so that the ratio of LCD panel  $\gamma$ -compensated voltages to Vo' to V63' and V0'' to V63'' is almost equivalent. For the 2 sets of five  $\gamma$ -compensated power supplies, V0 to V4 and V5 to V9, respectively, input gray scale voltages of the same polarity with respect to the common voltage. When fine gray scale voltage precision is not necessary, there is no need to connect a voltage follower circuit to the  $\gamma$ -compensated power supplies V1 to V3 and V6 to V8.

Figure 5–1 shows the relationship between the driving voltages such as liquid-crystal driving voltages VDD2 and VSS2, common electrode potential VCOM, and  $\gamma$ -corrected voltages V0 to V9 and the input data. Be sure to maintain the voltage relationships of VDD2 – 0.1 V > V0 > V1 > V2 > V3 > V4 > 0.5 VDD2 > V5 > V6 > V7 > V8 > V9 > VSS2 + 0.1 V

Figures 5–2 and 5–3 show the relationship between the input data and the output voltage and the resistance values of the resistor strings.







### Figure 5–2. Relationship between Input Data and Output Voltage

 $V_{DD2} - 0.2 V > V_0 > V_1 > V_2 > V_3 > V_4 > 0.5 V_{DD2}$ , POL21/22 = L

Caution There is no connection between V<sub>4</sub> and V<sub>5</sub> terminal in the chip.



### Figure 5-3. Relationship between Input Data and Output Voltage

 $0.5 V_{DD2} > V_5 > V_6 > V_7 > V_8 > V_9 > V_{SS2} + 0.1 V, POL21/22 = L$ 

Caution There is no connection between V4 and V5 terminal in the chip.

### 6. RELATIONSHIP BETWEEN INPUT DATA AND OUTPUT PIN

Data format : 6 bits x 2 RGBs (6 dots) Input width : 36 bits (2-pixel data)

(1)  $R_{L} = H$  (Right shift)

|        | í ě í      |                |            |            |     |              |              |
|--------|------------|----------------|------------|------------|-----|--------------|--------------|
| Output | <b>S</b> 1 | S <sub>2</sub> | S₃         | <b>S</b> 4 | ••• | <b>S</b> 479 | <b>S</b> 480 |
|        | _          |                |            |            |     |              |              |
| Data   | Doo to Dos | D10 to D15     | D20 to D25 | D30 to D35 | ••• | D40 to D45   | D50 to D55   |

(2) R,/L = L (Left shift)

| Output | S1         | S <sub>2</sub> | S₃         | S4         |     | <b>S</b> 479 | S480       |
|--------|------------|----------------|------------|------------|-----|--------------|------------|
| Data   | Doo to Dos | D10 to D15     | D20 to D25 | D30 to D35 | ••• | D40 to D45   | D50 to D55 |

| POL | S <sub>2n-1</sub> Note           | S <sub>2n</sub> Note |
|-----|----------------------------------|----------------------|
| L   | V <sub>0</sub> to V <sub>4</sub> | V5 to V9             |
| н   | V5 to V9                         | $V_0$ to $V_4$       |

Note S<sub>2n-1</sub> (Odd output), S<sub>2n</sub> (Even output)

### 7. RELATIONSHIP BETWEEN STB, POL AND OUTPUT WAVEFORM

The output voltage is written to the LCD panel synchronized with the STB falling edge.



### 8. RELATIONSHIP BETWEEN STB, CLK AND OUTPUT WAVEFORM

The output voltage is written to the LCD panel synchronized with the STB falling edge.

Figure 8–1. Output Circuit Block Diagram







Remarks 1. STB = L : SW1 = ON

STB = H : SW1 = OFF

- 2. STB = "H" is acknowledged at timing [1].
- **3.** The display data latch is compensated at timing [2] and the input voltage (VAMP(IN) : grayscale level voltage) of the output amplifier changes.

### 9. CURRENT CONSUMPTION REDUCTION FUNCTION

The  $\mu$  PD16772A has a low power control function (LPC) which can switch the bias current of the output amplifier between two levels and a bias control function (Bcont) which can be used to finely control the bias current.

• Low Power Control Function (LPC)

The bias current of the output amplifier can be switched between two levels using this pin (Bcont: Open).

LPC = H or Open: Low power mode

LPC = L: Normal power mode

The VDD2 of static current consumption can be reduced to two thirds of that in normal mode. Input a stable DC current (VDD1/VSS1) to this pin.

### • Bias Current Control Function (Bcont)

It is possible to fine-control the current consumption by using the bias current control function (Bcont pin). When using this function, connect this pin to the stabilized ground potential (Vss2) via an external resistor (REXT). When not using this function, leave this pin open.



Figure 9–1. Bias Current Control Function (Bcont)

Refer to the table below for the percentage of current regulation when using the bias current control function.

Table 9–1. Current Consumption Regulation Percentage Compared to Normal Mode

| Rext     | Current Consumption Regulation Percentage |              |                          |
|----------|-------------------------------------------|--------------|--------------------------|
|          | LPC = L                                   | LPC = H/Open |                          |
| ∞ (Open) | 100%                                      | 65%          | V <sub>DD1</sub> = 3.3 V |
| 50 kΩ    | 120%                                      | 80%          | VDD2 = 8.7 V             |
| 20 kΩ    | 140%                                      | 100%         |                          |
| 0 Ω      | 240%                                      | 210%         |                          |

**Remark** The above current consumption regulation percentages are not product-characteristic guaranteed as they re based on the results of simulation.

Caution Because the low-power and bias-current control functions control the bias current in the output amplifier and regulate the over-all current consumption of the driver IC, when this occurs, the characteristics of the output amplifier will simultaneously change. Therefore, when using these functions, be sure to sufficiently evaluate the picture quality.

### **10. ELECTRICAL SPECIFICATIONS**

| Parameter                     | Symbol          | Rating                         | Unit |
|-------------------------------|-----------------|--------------------------------|------|
| Logic Part Supply Voltage     | VDD1            | -0.5 to +4.0                   | V    |
| Driver Part Supply Voltage    | VDD2            | -0.5 to +10.0                  | V    |
| Logic Part Input Voltage      | VI1             | -0.5 to V <sub>DD1</sub> + 0.5 | V    |
| Driver Part Input Voltage     | VI2             | -0.5 to VDD2 + 0.5             | V    |
| Logic Part Output Voltage     | Vo1             | -0.5 to VDD1 + 0.5             | V    |
| Driver Part Output Voltage    | V <sub>O2</sub> | -0.5 to VDD2 + 0.5             | V    |
| Operating Ambient Temperature | Та              | -10 to +75                     | °C   |
| Storage Temperature           | Tstg            | -55 to +125                    | °C   |

### Absolute Maximum Ratings (TA = 25°C, VSS1 = VSS2 = 0 V)

★ Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

| Parameter                   | Symbol           | Condition    | MIN.       | TYP. | MAX.       | Unit |
|-----------------------------|------------------|--------------|------------|------|------------|------|
| Logic Part Supply Voltage   | V <sub>DD1</sub> |              | 2.3        |      | 3.6        | V    |
| Driver Part Supply Voltage  | V <sub>DD2</sub> |              | 8.0        | 8.5  | 9.0        | V    |
| High-Level Input Voltage    | Vih              |              | 0.7 Vdd1   |      | Vdd1       | V    |
| Low-Level Input Voltage     | VIL              |              | 0          |      | 0.3 VDD1   | V    |
| $\gamma$ -Corrected Voltage | Vo to V9         |              | Vss2 + 0.1 |      | Vdd2 - 0.1 | V    |
| Driver Part Output Voltage  | Vo               |              | Vss2 + 0.1 |      | VDD2 - 0.1 | V    |
| Clock Frequency             | fclĸ             | VDD2 = 2.3 V |            |      | 45         | MHz  |

### Recommended Operating Range ( $T_A = -10$ to $+75^{\circ}C$ , $V_{SS1} = V_{SS2} = 0$ V)

|                             | otherwise specified, the input level is defined to be LFC = L, BCOIL = Open) |                         |                |            |      |      |      |  |  |
|-----------------------------|------------------------------------------------------------------------------|-------------------------|----------------|------------|------|------|------|--|--|
| Parameter                   | Symbol                                                                       | Conditio                | n              | MIN.       | TYP. | MAX. | Unit |  |  |
| Input Leak Current          | hı.                                                                          |                         |                |            |      | ±1.0 | μA   |  |  |
| High-Level Output Voltage   | Vон                                                                          | STHR (STHL), Іон = 0 mA |                | VDD1 - 0.1 |      |      | V    |  |  |
| Low-Level Output Voltage    | Vol                                                                          | STHR (STHL), IoL = 0    | mA             |            |      | 0.1  | V    |  |  |
| γ-Corrected Supply Current  | Iγ                                                                           | Vdd2 = 8.5 V            | V₀ pin, V₅ pin | 126        | 252  | 504  | μA   |  |  |
|                             |                                                                              | Vo to V4 = V5 to V9 =   | V₄ pin, V∍ pin | -504       | -252 | -126 | μA   |  |  |
|                             |                                                                              | 4.0 V                   |                |            |      |      |      |  |  |
| Driver Output Current       | Іvoн                                                                         | Vx = 7.0 V, Vout = 6.5  | V Note         |            |      | -30  | μA   |  |  |
|                             | IVOL                                                                         | VX = 1.0 V, VOUT = 1.5  | 5 V Note       | 30         |      |      | μA   |  |  |
| Output Voltage Deviation    | ΔVo                                                                          | T <sub>A</sub> = 25°C   |                |            | ±7   | ±20  | mV   |  |  |
| Output Swing Difference     | $\Delta V_{P-P}$                                                             | VDD1 = 3.3 V, VDD2 = 8. | .5 V           |            | ±2   | ±15  | mV   |  |  |
| Deviation                   |                                                                              | Vout = 2.0 V, 4.25 V, 6 | 6.5 V          |            |      |      |      |  |  |
| Logic Part Dynamic Current  | IDD1                                                                         | V <sub>DD1</sub>        |                |            | 1.0  | 7.5  | mA   |  |  |
| Consumption                 |                                                                              |                         |                |            |      |      |      |  |  |
| Driver Part Dynamic Current | IDD2                                                                         | VDD2, with no load      |                |            | 3.5  | 7.5  | mA   |  |  |
| Consumption                 |                                                                              |                         |                |            |      |      |      |  |  |

Electrical Characteristics (T<sub>A</sub> = -10 to +75°C, V<sub>DD1</sub> = 2.3 to 3.6 V, V<sub>DD2</sub> = 8.5 V  $\pm$  0.5 V, V<sub>SS1</sub> = V<sub>SS2</sub> = 0 V, unless

| otherwise specif | fied the input level is defi | ned to be I PC = I Bcont = 0 | nen) |
|------------------|------------------------------|------------------------------|------|

★

\*

Note Vx refers to the output voltage of analog output pins S1 to S480.

Vout refers to the voltage applied to analog output pins  $S_1$  to  $S_{480}$ .

### **★** Cautions 1. fstb = 50 kHz, fclk = 40 MHz.

- 2. The TYP. values refer to an all black or all white input pattern. The MAX. value refers to the measured values in the dot checkerboard input pattern.
- 3. Refers to the current consumption per driver when cascades are connected under the assumption of UXGA single-sided mounting (10 units).

| Switching Characteristics (TA = $-10$ to $+75^{\circ}$ C, VDD1 = 2.3 to 3.6 V, VDD2 = 8.5 V ± 0.5 V, Vss1 = Vss2 = 0 V, unless |
|--------------------------------------------------------------------------------------------------------------------------------|
| otherwise specified, the input level is defined to be LPC = L, Bcont = Open)                                                   |

|   | Parameter                | Symbol | Condition                       | MIN. | TYP. | MAX. | Unit |
|---|--------------------------|--------|---------------------------------|------|------|------|------|
|   | Start Pulse Delay Time   | tplH1  | C∟ = 10 pF                      |      | 10   | 20   | ns   |
|   |                          | tPHL1  |                                 |      | 10   | 20   | ns   |
| * | Driver Output Delay Time | tplH2  | C∟ = 75 pF, R∟ = 5 kΩ           |      | 2.5  | 5    | μs   |
| * |                          | tрінз  |                                 |      | 5    | 8    | μs   |
| * |                          | tPHL2  |                                 |      | 2.5  | 5    | μs   |
| * |                          | tphl3  |                                 |      | 5    | 8    | μs   |
|   | Input Capacitance        | CI1    | STHR (STHL) excluded, TA = 25°C |      | 5    | 10   | pF   |
|   |                          | C12    | STHR (STHL),TA = 25°C           |      | 8    | 10   | pF   |

| Parameter                        | Symbol           | Condition                                                   | MIN. | TYP. | MAX. | Unit |
|----------------------------------|------------------|-------------------------------------------------------------|------|------|------|------|
| Clock Pulse Width                | PWclk            | V <sub>DD1</sub> = 2.3 to 3.6 V                             | 22   |      |      | ns   |
| Clock Pulse High Period          | PWclk(H)         |                                                             | 4    |      |      | ns   |
| Clock Pulse Low Period           | PWclk(L)         | V <sub>DD1</sub> = 2.3 to 3.0 V                             | 7    |      |      | ns   |
|                                  |                  | VDD1 = 3.0 to 3.6 V                                         | 4    |      |      | ns   |
| Data Setup Time                  | tSETUP1          |                                                             | 3    |      |      | ns   |
| Data Hold Time                   |                  |                                                             | 0    |      |      | ns   |
| Start Pulse Setup Time           | tSETUP2          |                                                             | 3    |      |      | ns   |
| Start Pulse Hold Time            | tHOLD2           |                                                             | 0    |      |      | ns   |
| POL21/22 Setup Time              | tsetup3          |                                                             | 3    |      |      | ns   |
| POL21/22 Hold Time               | <b>t</b> HOLD3   | V <sub>DD1</sub> = 2.3 to 3.0 V                             | 1    |      |      | ns   |
|                                  |                  | V <sub>DD1</sub> = 3.0 to 3.6 V                             | 0    |      |      | ns   |
| Start Pulse Low Period           | <b>t</b> SPL     |                                                             | 1    |      |      | CLK  |
| STB Pulse Width                  | РWsтв            |                                                             | 2    |      |      | CLK  |
| Last Data Timing                 | <b>t</b> ldt     |                                                             | 2    |      |      | CLK  |
| CLK-STB Time                     | tclk-stb         | $CLK \uparrow \to STB \uparrow$                             | 6    |      |      | ns   |
| STB-CLK Time                     | tstb-clk         | $STB \uparrow \to CLK \uparrow$                             | 14   |      |      | ns   |
|                                  |                  | V <sub>DD1</sub> = 2.3 to 3.0 V                             |      |      |      |      |
|                                  |                  | $STB \uparrow \to CLK \uparrow$                             | 6    |      |      | ns   |
|                                  |                  | V <sub>DD1</sub> = 3.0 to 3.6 V                             |      |      |      |      |
| Time Between STB and Start Pulse | tsтв-sтн         | $STB \uparrow \to STHR(STHL) \uparrow$                      | 2    |      |      | CLK  |
| POL-STB Time                     | <b>t</b> POL-STB | POL $\uparrow$ or $\downarrow \rightarrow$ STB $\uparrow$   | -5   |      |      | ns   |
| STB-POL Time                     | tstb-pol         | STB $\downarrow \rightarrow$ POL $\downarrow$ or $\uparrow$ | 6    |      |      | ns   |

| $\star$ | Timing Requirements (T <sub>A</sub> = $-10$ to $+75^{\circ}$ C, V <sub>DD1</sub> = 2.3 to 3.6 V, V <sub>SS1</sub> = 0 V, t <sub>r</sub> = t <sub>f</sub> = 5.0 ns) |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|

**Remark** Unless otherwise specified, the input level is defined to be  $V_{IH} = 0.7 V_{DD1}$ ,  $V_{IL} = 0.3 V_{DD1}$ .



# 11. SWITCHING CHARACTERISTIC WAVEFORM(R,/L= H)

Unless otherwise specified, the input level is defined to be VIH = 0.7 VDD1, VIL = 0.3 VDD1.



### 12. RECOMMENDED MOUNTING CONDITIONS

The following conditions must be met for mounting conditions of the  $\mu$  PD16772A.

For more details, refer to the Semiconductor Device Mounting Technology Manual (C10535E).

Please consult with our sales offices in case other mounting process is used, or in case the mounting is done under different conditions.

μ PD16772AN-xxx: TCP (TAB Package)

| Mounting Condition          | Mounting Method  | Condition                                                                         |
|-----------------------------|------------------|-----------------------------------------------------------------------------------|
| Thermocompression Soldering |                  | Heating tool 300 to 350°C, heating for 2 to 3 seconds : pressure 100 g            |
|                             |                  | (per solder)                                                                      |
|                             | ACF              | Temporary bonding 70 to 100°C : pressure 3 to 8 kg/cm <sup>2</sup> : time 3 to 5  |
|                             | (Adhesive        | sec. Real bonding 165 to 180°C: pressure 25 to 45 kg/cm <sup>2</sup> : time 30 to |
|                             | Conductive Film) | 40 sec. (When using the anisotropy conductive film SUMIZAC1003 of                 |
|                             |                  | Sumitomo Bakelite,Ltd).                                                           |

Caution To find out the detailed conditions for mounting the ACF part, please contact the ACF manufacturing company. Be sure to avoid using two or more mounting methods at a time.

[MEMO]

# NEC

[MEMO]

### NOTES FOR CMOS DEVICES

### **1** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

### ② HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

### **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

**Reference Documents** 

NEC Semiconductor Device Reliability/Quality Control System(C10983E) Quality Grades to NEC's Semiconductor Devices(C11531E)

- The information in this document is current as of August, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades: "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

(1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
(2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).