

# MOS INTEGRATED CIRCUIT $\mu PD8670A$

#### 7400 PIXELS CCD LINEAR IMAGE SENSOR

The  $\mu$  PD8670A is a high sensitive and high-speed CCD (Charge Coupled Device) linear image sensor which changes optical images to electrical signal.

The  $\mu$  PD8670A is a 2-output type CCD sensor with 2 rows of high-speed charge transfer register, which transfers the photo signal electrons of 7400 pixels separately in odd and even pixels. And it has reset feed-through level clamp circuits and voltage amplifiers. Therefore, it is suitable for 600 dpi/A3 high-speed digital copiers, multi-function products and so on.

#### **FEATURES**

• Valid photocell : 7400 pixels • Photocell pitch : 4.7  $\mu$  m • Photocell size : 4.7  $\times$  4.7  $\mu$  m<sup>2</sup>

• Resolution : 24 dot/mm (600 dpi) A3 (297 × 420 mm) size (shorter side)

• Data rate : 44 MHz MAX. (22 MHz/1 output)

Output type : 2 outputs in-phase operation, and out of phase also supported
 High sensitivity : 17.0 V/lx•s TYP. (Light source: Daylight color fluorescent lamp)

• Peak response wavelength: 550 nm (green)

• Low image lag : 1 % MAX.

• Drive clock level : CMOS output under +5 V operation

Power supply : +12 V

• On-chip circuits : Reset feed-through level clamp circuits

Voltage amplifiers

#### **ORDERING INFORMATION**

| Part Number | Package                                                     |  |  |
|-------------|-------------------------------------------------------------|--|--|
| μ PD8670ACY | CCD linear image sensor 32-pin plastic DIP (10.16 mm (400)) |  |  |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.



# DIFFERENCE BETWEEN $\mu$ PD8670ACY AND $\mu$ PD3747D

| Part                            | Item                                          | μPD8670ACY                                          | μPD3747D                            | Referential<br>Page |
|---------------------------------|-----------------------------------------------|-----------------------------------------------------|-------------------------------------|---------------------|
| Features                        | Output type                                   | 2 outputs out of phase or in phase                  | 2 outputs in phase only             | 1                   |
|                                 | Sensitivity (Daylight color fluorescent lamp) | TYP. 17 V/lx∙s                                      | TYP. 19 V/lx∙s                      |                     |
| Ordering information            | Package                                       | 32-pin plastic DIP                                  | 22-pin ceramic DIP (CERDIP)         |                     |
| Pin configuration               | Input clock                                   | $\phi$ CP1, $\phi$ CP2 separated,                   | $\phi$ CP common,                   | 4                   |
| Block diagram                   |                                               | $\phi$ R1, $\phi$ R2 separated,                     | $\phi$ R common,                    | 3                   |
| Application circuit             |                                               | φ2L1, φ2L2 separated (Output: in/out of phase)      | $\phi$ 2L common (Output: in phase) | 21                  |
| example                         | Equivalent circuit Tr.                        | 2SA1206, 2SC1842                                    | 2SA1005, 2SC945                     |                     |
| Absolute maximum ratings        | Operating ambient temperature                 | 0 to +60°C                                          | −25 to +55°C                        | 5                   |
|                                 | Storage temperature                           | −40 to +70°C                                        | -40 to +100°C                       |                     |
| Recommended operating condition | Each clock amplitude                          | Addition of specifications<br>(from 4.5 V to 5.8 V) | _                                   |                     |
| Electrical characteristics      | ADS, DSNU, DR1,<br>DR2                        | Change of specifications                            | -                                   | 6                   |
|                                 | RF                                            | TYP. 17 V/lx∙s                                      | TYP. 19 V/lx∙s                      |                     |
|                                 | RFTN                                          | Addition of PRFTN, RFTN1, RFTN2                     | Only RFTN                           |                     |
|                                 | ta                                            | TYP. 13 ns<br>Addition of min. max.                 | TYP. 14 ns                          |                     |
|                                 | $\sigma$ bit, $\sigma$ line, $\sigma$ shot    | Addition of condition (t6)                          | -                                   |                     |
| Input pin capacitance           | Capacitance                                   | Change of specification Addition of note            | _                                   | 7                   |
| Timing chart                    | Operation                                     | Addition of out-of-phase timing chart               |                                     |                     |
|                                 | t6                                            | MIN. 5 ns                                           | MIN. 0 ns                           | 12, 14              |
|                                 | t10                                           | MIN. 0 ns                                           | MIN. t3                             |                     |
|                                 | t13, t16, t17                                 | MAX. 10000 ns                                       | -                                   | 14                  |
| Close point                     | _                                             | Change of specifications                            | -                                   | 15                  |
| Definitions                     | Vos, RFTN                                     | Additional item                                     | -                                   | 19                  |
| Recommended soldering condition | Partial heating method                        | 350°C or blow, 3 seconds or less                    | 300°C or blow, 3 seconds or less    | 24                  |
| Package drawing                 | Package                                       | 32-pin plastic DIP                                  | 22-pin ceramic DIP (CERDIP)         | 23                  |
|                                 | Сар                                           | Plastic cap 0.7t                                    | Glass cap 0.7t                      |                     |
|                                 | From CCD to bottom of package                 | 2.45 ± 0.3 mm                                       | 2.38 ± 0.3 mm                       |                     |
|                                 | From CCD to top of cap                        | (2.0) mm                                            | (1.95) mm                           |                     |

**Remark**  $T_A = +25^{\circ}C$ ,  $V_{OD} = 12 V$ 



# **BLOCK DIAGRAM**





# PIN CONFIGURATION (Top View)

#### CCD linear image sensor 32-pin plastic DIP (10.16 mm (400))

μ PD8670ACY



Cautions 1. Leave pins 6, 7, 12, 13, 20, 21, 26 and 27 (IC) unconnected.

2. Connect the No connection pins (NC) to GND.

#### PHOTOCELL STRUCTURE DIAGRAM





# ABSOLUTE MAXIMUM RATINGS ( $T_A = +25$ °C)

| Parameter                                    | Symbol            | Ratings       | Unit |
|----------------------------------------------|-------------------|---------------|------|
| Output drain voltage                         | Vod               | -0.3 to +14.0 | V    |
| Shift register clock voltage                 | Vø1, Vø2          | -0.3 to +8.0  | V    |
| Last stage shift register clock voltage      | V <sub>Ø</sub> 2L | -0.3 to +8.0  | V    |
| Reset gate clock voltage                     | VøR               | -0.3 to +8.0  | ٧    |
| Transfer gate clock voltage                  | <b>V</b> øTG      | -0.3 to +8.0  | ٧    |
| Reset feed-through level clamp clock voltage | V <sub>Ø</sub> CP | -0.3 to +8.0  | ٧    |
| Operating ambient temperature Note           | TA                | 0 to +60      | °C   |
| Storage temperature                          | T <sub>stg</sub>  | -40 to +70    | °C   |

**Note** Use at the condition without dew condensation.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

# RECOMMENDED OPERATING CONDITIONS ( $T_A = +25$ °C)

| Parameter                                       | Symbol                               | Conditions    | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------|--------------------------------------|---------------|------|------|------|------|
| Output drain voltage                            | Vod                                  |               | 11.4 | 12.0 | 12.6 | V    |
| Shift register clock high level                 | V <sub>Ø</sub> 1H, V <sub>Ø</sub> 2H |               | 4.5  | 5.0  | 5.5  | V    |
| Shift register clock low level                  | V <sub>Ø</sub> 1L, V <sub>Ø</sub> 2L |               | -0.3 | 0    | +0.5 | V    |
| Last stage shift register clock high level      | V <sub>Ø</sub> 2LH                   |               | 4.5  | 5.0  | 5.5  | V    |
| Last stage shift register clock low level       | V <sub>Ø</sub> 2LL                   |               | -0.3 | 0    | +0.5 | V    |
| Reset gate clock high level                     | VøRH                                 |               | 4.5  | 5.0  | 5.5  | V    |
| Reset gate clock low level                      | V <sub>Ø</sub> RL                    |               | -0.3 | 0    | +0.5 | V    |
| Reset feed-through level clamp clock high level | V <sub>Ø</sub> CPH                   |               | 4.5  | 5.0  | 5.5  | V    |
| Reset feed-through level clamp clock low level  | <b>V</b>                             |               | -0.3 | 0    | +0.5 | V    |
| Transfer gate clock high level                  | $V_{\phi}$ TGH                       |               | 4.5  | 5.0  | 5.5  | V    |
| Transfer gate clock low level                   | $V_{\phi}$ TGL                       |               | -0.3 | 0    | +0.5 | V    |
| Shift register clock amplitude                  | V ø 1_pp,                            | f < 10 MHz/ch | 4.0  | 5.0  | 5.8  | V    |
|                                                 | V <sub>Ø</sub> 2_pp                  | f ≥ 10 MHz/ch | 4.5  | 5.0  | 5.8  | V    |
| Last stage shift register clock amplitude       | V <sub>Ø</sub> 2L_pp                 |               | 4.5  | 5.0  | 5.8  | V    |
| Reset gate clock amplitude                      | V                                    |               | 4.5  | 5.0  | 5.8  | V    |
| Reset feed-through level clamp clock amplitude  | V <sub>Ø</sub> CP_pp                 |               | 4.5  | 5.0  | 5.8  | V    |
| Transfer gate clock amplitude                   | V <sub>Ø</sub> TG_pp                 |               | 4.5  | 5.0  | 5.8  | V    |
| Data rate                                       | 2føR                                 |               | 1    | 2    | 44   | MHz  |

Data Sheet S17147EJ1V0DS



#### **ELECTRICAL CHARACTERISTICS**

 $T_A = +25^{\circ}\text{C}$ ,  $V_{OD} = 12 \text{ V}$ ,  $f_{\phi R} = 1 \text{ MHz}$ , data rate = 2 MHz, storage time = 10 ms, input signal clock = 5  $V_{p-p}$ , light source : 3200 K halogen lamp + C-500S (infrared cut filter, t = 1 mm) + HA-50 (heat absorbing filter, t = 3 mm)

| Parameter                       | Symbol           | Test Conditions                                      |                                    | MIN. | TYP. | MAX. | Unit   |
|---------------------------------|------------------|------------------------------------------------------|------------------------------------|------|------|------|--------|
| Saturation voltage              | V <sub>sat</sub> |                                                      |                                    | 1.5  | 2.0  |      | V      |
| Saturation exposure             | SE               | Daylight color fluoresce                             | ent lamp                           | _    | 0.10 | _    | lx∙s   |
| Photo response non-uniformity   | PRNU             | Vоит = 500 mV                                        |                                    | _    | 5.0  | 10.0 | %      |
| Average dark signal             | ADS              | Light shielding                                      |                                    | _    | 1.0  | 6.0  | mV     |
| Dark signal non-uniformity      | DSNU             | Light shielding                                      |                                    | _    | 16.0 | 28.0 | mV     |
| Power consumption               | Pw               |                                                      |                                    | _    | 350  | 420  | mW     |
| Output impedance                | Zo               |                                                      |                                    | _    | 0.2  | 0.3  | kΩ     |
| Response                        | RF               | Daylight color fluoresce                             | ent lamp                           | 13.6 | 17.0 | 20.4 | V/lx∙s |
| Image lag                       | IL               | Vout = 500 mV                                        |                                    | _    | 0.5  | 1.0  | %      |
| Offset level Note 1             | Vos              |                                                      |                                    | 3.7  | 4.7  | 5.7  | V      |
| Output fall delay time Note 2   | <b>t</b> d       | Vоит = 500 mV                                        |                                    | 11.0 | 13.0 | 15.0 | ns     |
| Total transfer efficiency       | TTE              | Vout = 1 V, data rate =                              | 44 MHz                             | 94   | 98   | _    | %      |
| Register imbalance              | RI               | Vоит = 500 mV                                        |                                    | 0    | 1.0  | 4.0  | %      |
| Response peak                   |                  |                                                      |                                    | _    | 550  | _    | nm     |
| Dynamic range                   | DR1              | V <sub>sat</sub> /DSNU                               |                                    | _    | 125  | _    | times  |
|                                 | DR2              | $V_{\text{sat}}/\sigma$ bit, t $6 \ge 20 \text{ ns}$ | V <sub>sat</sub> /σbit, t6 ≥ 20 ns |      | 1000 | -    | times  |
| Reset feed-through noise Note 1 | PRFTN            | Light shielding, t4 = 5 n                            | s                                  | -    | +0.4 | _    | V      |
|                                 | RFTN1            |                                                      |                                    | -1.0 | -0.4 | +0.2 | V      |
|                                 | RFTN2            |                                                      |                                    | -0.3 | +0.2 | +0.7 | V      |
| Random noise                    | $\sigma$ bit     | Light shielding,                                     | t6 = 5 ns                          | -    | 2.6  | _    | mV     |
|                                 |                  | bit clamp mode                                       | t6 ≥ 20 ns                         | -    | 2.0  | _    | mV     |
|                                 | $\sigma$ line    | Light shielding,                                     | t6 ≥ 5 ns                          | -    | 8.0  | _    | mV     |
|                                 |                  | line clamp mode                                      |                                    |      |      |      |        |
| Shot noise                      | $\sigma$ shot    | Vоит = 500 mV,                                       | t6 ≥ 5 ns                          | _    | 10.0 | -    | mV     |
|                                 |                  | bit clamp mode                                       |                                    |      |      |      |        |

Notes 1. Refer to 13 and 14 of DEFINITION OF CHARACTERISTIC ITEMS.

**2.** When the fall time of  $\phi$  2L (t2') is the TYP. value (refer to **TIMING CHART 5, 6**). Note that VouT1 and VouT2 are the outputs of the two steps of emitter-follower shown in **APPLICATION CIRCUIT EXAMPLE**.



# INPUT PIN CAPACITANCE (TA = +25°C, VoD = 12 V)

| Parameter                                            | Symbol               | Pin name | Pin No. | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------|----------------------|----------|---------|------|------|------|------|
| Shift register clock pin capacitance 1               | Cø1 <sup>Note</sup>  | φ11      | 9       | 225  | 250  | 275  | pF   |
|                                                      |                      | φ12      | 23      | 200  | 220  | 240  | pF   |
| Shift register clock pin capacitance 2               | C <sub>Ø2</sub> Note | φ21      | 10      | 200  | 220  | 240  | pF   |
|                                                      |                      | φ22      | 24      | 225  | 250  | 275  | pF   |
| Last stage shift register clock pin capacitance      | C <sub>Ø</sub> L     | φ2L1     | 5       | 4    | 5    | 6    | pF   |
|                                                      |                      | φ2L2     | 28      | 4    | 5    | 6    | pF   |
| Reset gate clock pin capacitance                     | CøR                  | φR1      | 4       | 4    | 5    | 6    | pF   |
|                                                      |                      | φR2      | 29      | 4    | 5    | 6    | pF   |
| Reset feed-through level clamp clock pin capacitance | CøCP                 | φCP1     | 3       | 7    | 8    | 9    | pF   |
|                                                      |                      | φCP2     | 30      | 7    | 8    | 9    | pF   |
| Transfer gate clock pin capacitance                  | СøтG                 | φTG      | 22      | 240  | 270  | 300  | pF   |

**Note**  $C_{\phi 1}$ ,  $C_{\phi 2}$  are equivalent capacitance with driving device, including the co-capacitance between  $\phi 1$  and  $\phi 2$ .

**Remark** Pins 9 and 23 ( $\phi$ 11 and  $\phi$ 12), Pins 10 and 24 ( $\phi$ 21 and  $\phi$ 22) aren't each connected inside of the device.

Data Sheet S17147EJ1V0DS







**Note** Set the  $\phi$ R1,  $\phi$ R2,  $\phi$ CP1 and  $\phi$ CP2 to low level during this period.

# TIMING CHART 4 (Line clamp mode, In phase operation)



Data Sheet S17147EJ1V0DS

# TIMING CHART 5 (Bit clamp mode)

t11



Caution This shows timing chart of Vout1 side ( $\phi$ 11,  $\phi$ 21,  $\phi$ 2L1,  $\phi$ R1,  $\phi$ CP1, Vout1). The timing chart of Vout2 side ( $\phi$ 12,  $\phi$ 22,  $\phi$ 2L2,  $\phi$ R2,  $\phi$ CP2, Vout2) is equal.

250

ns

# TIMING CHART 6 (Line clamp mode)



Caution This shows timing chart of Vou $\tau$ 1 side ( $\phi$ 11,  $\phi$ 21,  $\phi$ 2L1,  $\phi$ R1,  $\phi$ CP1, Vou $\tau$ 1). The timing chart of Vou $\tau$ 2 side ( $\phi$ 12,  $\phi$ 22,  $\phi$ 2L2,  $\phi$ R2,  $\phi$ CP2, Vou $\tau$ 2) is equal.

Data Sheet S17147EJ1V0DS 13

TIMING CHART 7 (Bit clamp mode, Line clamp mode)



**Note** Set the  $\phi$  R and  $\phi$  CP to low level during this period.

| Symbol   | MIN. | TYP. | MAX.  | Unit |
|----------|------|------|-------|------|
| t3       | 10   | 125  | _     | ns   |
| t4, t5   | 0    | 5    | _     | ns   |
| t6       | 5    | 125  | _     | ns   |
| t7       | 5    | 125  | _     | ns   |
| t8, t9   | 0    | 5    | _     | ns   |
| t10      | 0    | 125  | _     | ns   |
| t11      | 0    | 250  | _     | ns   |
| t13      | 1000 | 1500 | 10000 | ns   |
| t14, t15 | 0    | 50   | _     | ns   |
| t16, t17 | 200  | 300  | 10000 | ns   |

Caution This shows timing chart of Vout1 side ( $\phi$ 11,  $\phi$ 21,  $\phi$ 2L1,  $\phi$ R1,  $\phi$ CP1, Vout1). The timing chart of Vout2 side ( $\phi$ 12,  $\phi$ 22,  $\phi$ 2L2,  $\phi$ R2,  $\phi$ CP2, Vout2) is equal.

# $\phi$ 11, $\phi$ 21 cross points

# $\phi$ 11, $\phi$ 2L1 cross points



# $\phi$ 12, $\phi$ 22 cross points

# $\phi$ 12, $\phi$ 2L2 cross points



**Remark** Adjust cross points of  $(\phi 11, \phi 21)$ ,  $(\phi 11, \phi 2L1)$ ,  $(\phi 12, \phi 22)$  and  $(\phi 12, \phi 2L2)$  with input resistance of each pin.

# $\phi$ 11, $\phi$ 12, $\phi$ 21, $\phi$ 22, $\phi$ 2L1, $\phi$ 2L2 clock width





#### **DEFINITIONS OF CHARACTERISTIC ITEMS**

1. Saturation voltage: Vsat

Output signal voltage at which the response linearity is lost.

2. Saturation exposure: SE

Product of intensity of illumination (lx) and storage time (s) when saturation of output voltage occurs.

3. Photo response non-uniformity: PRNU

The output signal non-uniformity of all the valid pixels when the photosensitive surface is applied with the light of uniform illumination. This is calculated by the following formula.

PRNU (%) = 
$$\frac{\Delta x}{\overline{x}} \times 100$$

 $\Delta x$ : maximum of  $|x_j - \overline{x}|$ 

$$\overline{x} = \frac{\sum_{j=1}^{7400} x_j}{7400}$$

xj: Output voltage of valid pixel number j



4. Average dark signal: ADS

Average output signal voltage of all the valid pixels at light shielding. This is calculated by the following formula.

ADS (mV) = 
$$\frac{\sum_{j=1}^{7400} d_j}{7400}$$

dj: Dark signal of valid pixel number j



#### 5. Dark signal non-uniformity: DSNU

Absolute maximum of the difference between ADS and voltage of the highest or lowest output pixel of all the valid pixels at light shielding. This is calculated by the following formula.

DSNU (mV): maximum of  $|d_j - ADS|_{j=1 \text{ to } 7400}$ 

dj: Dark signal of valid pixel number j



#### 6. Output impedance: Zo

Impedance of the output pins viewed from outside.

#### 7. Response: R

Output voltage divided by exposure (lx•s).

Note that the response varies with a light source (spectral characteristic).

#### 8. Image lag: IL

The rate between the last output voltage and the next one after read out the data of a line.



#### 9. Total transfer efficiency: TTE

The total transfer rate of CCD analog shift register. This is calculated by the following formula, it is difined by each output.

TTE (%) = (1 –  $V_b$  / average output of all the valid pixels)  $\times$  100





#### 10. Register imbalance: RI

The rate of the difference between the averages of the output voltage of Odd and Even pixels, against the average output voltage of all the valid pixels.

RI (%) = 
$$\frac{\frac{2}{n} \left| \sum_{j=1}^{\frac{n}{2}} (V_{2j-1} - V_{2j}) \right|}{\frac{1}{n} \sum_{j=1}^{n} V_{j}} \times 100$$

n: Number of valid pixels

Vi: Output voltage of each pixel

#### 11. Random noise : $\sigma$

Random noise  $\sigma$  is defined as the standard deviation of a valid pixel output signal with 100 times (= 100 lines) data sampling at dark (light shielding).

$$\sigma \text{ (mV)} = \sqrt{\frac{\sum_{i=1}^{100} (V_i - \overline{V})^2}{100}} \qquad , \ \, \overline{V} = \frac{1}{100} \sum_{i=1}^{100} V_i$$

Vi: A valid pixel output signal among all of the valid pixels



This is measured by the DC level sampling of only the signal level, not by CDS (Correlated Double Sampling).

#### 12. Shot noise : $\sigma$ shot

Shot noise is defined as the standard deviation of a valid pixel output signal with 100 times (= 100 lines) data sampling in the light. This includes the random noise.

The formula is the same with that of random noise.

- 13. Offset level: Vos
  - DC level of output signal is defined as follows.
- 14. Reset feed-through noise and peak reset feed-through noise : RFTN and PRFTN RTFN is switching noise of φR and φCP. Reset feed-through noise (RFTN) and peak of RFTN (PRFTN) are defined as follows.

#### <1> Bit clamp operation



Caution This shows timing of Vouτ1 side (φ2L1, φR1, φCP1, Vouτ1). The definition of Vouτ2 side (φ2L2, φR2, φCP2, Vouτ2) is equal.

<2> Line clamp operation



Caution This shows timing of Vouτ1 side (φ2L1, φR1, φCP1, Vouτ1). The definition of Vouτ2 side (φ2L2, φR2, φCP2, Vouτ2) is equal.

# STANDARD CHARACTERISTIC CURVES (Reference Value)







#### **APPLICATION CIRCUIT EXAMPLE**



Cautions 1. Leave pins 6, 7, 12, 13, 20, 21, 26 and 27 (IC) unconnected.

2. Connect the No connection pins (NC) to GND.

**Remark** The inverters shown in the above application circuit example are the 74AC04.

Data Sheet S17147EJ1V0DS



#### PACKAGE DRAWING

# $\mu\text{PD8670CY},\ \mu\text{PD8670ACY}$ CCD LINEAR IMAGE SENSOR 32-PIN PLASTIC DIP (10.16 mm (400) )

(Unit: mm)





| Name        | Dimensions           | Refractive index |
|-------------|----------------------|------------------|
| Plastic cap | 52.2×6.4×0.8 (0.7*5) | 1.5              |

- ※1 1st valid pixel → The center of the pin1
  ※2 The surface of the CCD chip → The top of the cap
  ※3 The bottom of the package → The surface of the CCD chip
- \*4 Mirror finishied surface
- **%5** Thickness of mirror finished surface

32C-1CCD-PKG10-2

#### RECOMMENDED SOLDERING CONDITIONS

When soldering this product, it is highly recommended to observe the conditions as shown below.

If other soldering processes are used, or if the soldering is performed under different conditions, please make sure to consult with our sales offices.

#### **Type of Through-hole Device**

#### $\mu$ PD8670ACY : CCD linear image sensor 32-pin plastic DIP (10.16 mm (400))

| Process                | Conditions                                                              |
|------------------------|-------------------------------------------------------------------------|
| Partial heating method | Pin temperature: 350°C or below, Heat time: 3 seconds or less (per pin) |

- Cautions 1. During assembly care should be taken to prevent solder or flux from contacting the plastic cap.

  The optical characteristics could be degraded by such contact.
  - 2. Soldering by the solder flow method may have deleterious effects on prevention of plastic cap soiling and heat resistance. So the method cannot be guaranteed.

# NOTES ON HANDLING THE PACKAGES

# 1) DUST AND DIRT PROTECTING

The optical characteristics of the CCD will be degraded if the cap is scratched during cleaning. Don't either touch plastic cap surface by hand or have any object come in contact with plastic cap surface. Should dirt stick to a plastic cap surface, blow it off with an air blower. For dirt stuck through electricity ionized air is recommended. And if the plastic cap surface is grease stained, clean with our recommended solvents.

#### O CLEANING THE PLASTIC CAP

Care should be taken when cleaning the surface to prevent scratches.

We recommend cleaning the cap with a soft cloth moistened with one of the recommended solvents below. Excessive pressure should not be applied to the cap during cleaning. If the cap requires multiple cleanings it is recommended that a clean surface or cloth be used.

#### O RECOMMENDED SOLVENTS

The following are the recommended solvents for cleaning the CCD plastic cap.

Use of solvents other than these could result in optical or physical degradation in the plastic cap. Please consult your sales office when considering an alternative solvent.

| Solvents             | Symbol |
|----------------------|--------|
| Ethyl Alcohol        | EtOH   |
| Methyl Alcohol       | MeOH   |
| Isopropyl Alcohol    | IPA    |
| N-methyl Pyrrolidone | NMP    |

# **② MOUNTING OF THE PACKAGE**

The application of an excessive load to the package may cause the package to warp or break, or cause chips to come off internally. Particular care should be taken when mounting the package on the circuit board. Don't have any object come in contact with plastic cap. You should not reform the lead frame. We recommended to use a IC-inserter when you assemble to PCB.

Also, be care that the any of the following can cause the package to crack or dust to be generated.

- 1. Applying heat to the external leads for an extended period of time with soldering iron.
- 2. Applying repetitive bending stress to the external leads.
- 3. Rapid cooling or heating

# **③ OPERATE AND STORAGE ENVIRONMENTS**

Operate in clean environments. CCD image sensors are precise optical equipment that should not be subject to mechanical shocks. Exposure to high temperatures or humidity will affect the characteristics. So avoid storage or usage in such conditions.

Keep in a case to protect from dust and dirt. Dew condensation may occur on CCD image sensors when the devices are transported from a low-temperature environment to a high-temperature environment. Avoid such rapid temperature changes.

For more details, refer to our document "Review of Quality and Reliability Handbook" (C12769E)

# 

CCD image sensor is protected against static electricity, but destruction due to static electricity is sometimes detected. Before handling be sure to take the following protective measures.

- 1. Ground the tools such as soldering iron, radio cutting pliers of or pincer.
- 2. Install a conductive mat or on the floor or working table to prevent the generation of static electricity.
- 3. Either handle bare handed or use non-chargeable gloves, clothes or material.
- 4. Ionized air is recommended for discharge when handling CCD image sensor.
- 5. For the shipment of mounted substrates, use box treated for prevention of static charges.
- 6. Anyone who is handling CCD image sensors, mounting them on PCBs or testing or inspecting PCBs on which CCD image sensors have been mounted must wear anti-static bands such as wrist straps and ankle straps which are grounded via a series resistance connection of about 1  $M\Omega$ .

NEC  $\mu$ PD8670A

[NOTE]

#### NOTES FOR CMOS DEVICES -

#### (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{\rm IL}$  (MAX) and  $V_{\rm IH}$  (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{\rm IL}$  (MAX) and  $V_{\rm IH}$  (MIN).

#### (2) HANDLING OF UNUSED INPUT PINS

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

#### ③ PRECAUTION AGAINST ESD

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

#### 4 STATUS BEFORE INITIALIZATION

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

#### **5** POWER ON/OFF SEQUENCE

In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current.

The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.

#### (6) INPUT OF SIGNAL DURING POWER OFF STATE

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

- The information in this document is current as of August, 2004. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior
  written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may
  appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual
  property rights of third parties by or arising from the use of NEC Electronics products listed in this document
  or any other liability arising from the use of such products. No license, express, implied or otherwise, is
  granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and
  "Specific".
  - The "Specific" quality grade applies only to NEC Electronics products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

#### (Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).