

### **Product Description**

Sirenza Microdevices' **XD010-51S-D4F** 15W power module is a robust 2-stage Class A/AB amplifier module is a driver stage in many 900 MHz applications. The power transistors are fabricated using Sirenza's latest, high performance LDMOS process. This unit operates from a single voltage supply and has internal temperature compensation of the bias voltage to ensure stable performance over the full temperature range. It is a drop-in, no-tune solution for medium power applications requiring high efficiency, excellent linearity, and unit-to-unit repeatability. It is internally matched to 50 ohms.

# **Functional Block Diagram**



Case Flange = Ground

# XD010-51S-D4F XD010-51S-D4FY



902-928 MHz Class A/AB 15W Power Amplifier Module



#### **Product Features**

- Available in RoHS compliant packaging
- 50  $\Omega$  RF impedance
- 15W Output P<sub>1dB</sub>
- Single Supply Operation : Nominally 28V
- High Gain: 32 dB at 915 MHz
- High Efficiency: 30% at 915 MHz
- Robust 8000V ESD (HBM), Class 3B
- XeMOS II LDMOS FETS
- Temperature Compensation

# **Applications**

- RFID
- Point to Multipoint data radio systems

### **Key Specifications**

| Symbol               | Parameter                                                     | Unit | Min. | Тур. | Max. |
|----------------------|---------------------------------------------------------------|------|------|------|------|
| Frequency            | Frequency of Operation                                        | MHz  | 902  |      | 928  |
| P <sub>1dB</sub>     | Output Power at 1dB Compression, 915MHz                       | W    | 12.5 | 15   |      |
| Gain                 | Gain at 10W Output Power (CW)                                 | dB   | 30   | 32   |      |
| Gain Flatness        | Peak to Peak Gain Variation at 10W (CW)                       | dB   |      | 0.7  | 1.5  |
| IRL                  | Input Return Loss 10W CW                                      | dB   | 14   | 18   |      |
| Efficiency           | Drain Efficiency at 10W CW                                    | %    | 25   | 30   |      |
| Linearity            | 3 <sup>rd</sup> Order IMD at 10W PEP (Two Tone), 1MHz Spacing | dBc  |      | -35  | -30  |
| Delay                | Signal Delay from Pin 1 to Pin 4                              | nS   |      | 2.5  |      |
| Phase Linearity      | Deviation from Linear Phase (Peak to Peak)                    | Deg  |      | 0.5  |      |
| R <sub>TH, j-I</sub> | Thermal Resistance Stage 1 (Junction-to-Case)                 | °C/W |      | 11   |      |
| R <sub>TH. i-2</sub> | Thermal Resistance Stage 2 (Junction-to-Case)                 | °C/W |      | 4    |      |



### **Quality Specifications**

|   | Parameter  |                                                  | Unit  | Typical               |
|---|------------|--------------------------------------------------|-------|-----------------------|
| Ī | ESD Rating | Human Body Model, JEDEC Document - JESD22-A114-B | V     | 8000                  |
|   | MTTF       | 85°C Leadframe, 200°C Channel                    | Hours | 1.2 X 10 <sup>6</sup> |

#### Pin Description

| Pin#                                                                                                                                                                                                       | Function        | Description                                                                                                                                                                                                                                   |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                                                                                                                                                                                                          | RF Input        | Module RF input. This pin is internally connected to DC ground. Do not apply DC voltages to the RF leads. Care must be taken to protect against video transients that may damage the active devices.                                          |  |
| 2                                                                                                                                                                                                          | V <sub>D1</sub> | This is the drain voltage for the first stage. Nominally +28Vdc                                                                                                                                                                               |  |
| 3                                                                                                                                                                                                          | V <sub>D2</sub> | This is the drain voltage for the 2 <sup>nd</sup> stage of the amplifier module. The 2 <sup>nd</sup> stage gate bias is temperature compensated to maintain constant quiscent drain current over the operating temperature range. See Note 1. |  |
| 4                                                                                                                                                                                                          | RF Output       | Output Module RF output. This pin is internally connected to DC ground. Do not apply DC voltages to the RF leads. Care must be taken to protect against video transients that may damage the active devices.                                  |  |
| Flange Gnd Exposed area on the bottom side of the package needs to be mechanically attached to the ground poptimum thermal and RF performance. See mounting instructions in application note AN-060 on Sir |                 | Exposed area on the bottom side of the package needs to be mechanically attached to the ground plane of the board for optimum thermal and RF performance. See mounting instructions in application note AN-060 on Sirenza's web site.         |  |

### Simplified Device Schematic



Case Flange = Ground

## **Absolute Maximum Ratings**

| •                                                      |             |      |  |
|--------------------------------------------------------|-------------|------|--|
| Parameters                                             | Value       | Unit |  |
| 1 <sup>st</sup> Stage Bias Voltage (V <sub>D1</sub> )  | 35          | V    |  |
| 2 <sup>nd</sup> Stage Bias Voltage (V <sub>D2</sub> )  | 35          | V    |  |
| RF Input Power                                         | +20         | dBm  |  |
| Load Impedance for Continuous Operation Without Damage | 5:1         | VSWR |  |
| Output Device Channel Temperature                      | +200        | °C   |  |
| Operating Temperature Range                            | -20 to +90  | ٥C   |  |
| Storage Temperature Range                              | -40 to +100 | °C   |  |

Operation of this device beyond any one of these limits may cause permanent damage. For reliable continuous operation see typical setup values specified in the table on page one.



#### **Caution: ESD Sensitive**

Appropriate precaution in handling, packaging and testing devices must be observed.

#### Note 1:

The internally generated gate voltage is thermally compensated to maintain constant quiescent current over the temperature range listed in the data sheet. No compensation is provided for gain changes with temperature. This can only be accomplished with AGC external to the module.

#### Note 2:

Internal RF decoupling is included on all bias leads. No additional bypass elements are required, however some applications may require energy storage on the drain leads to accommodate time-varying waveforms.

#### Note 3:

This module was designed to have its leads hand soldered to an adjacent PCB. The maximum soldering iron tip temperature should not exceed 700° F, and the soldering iron tip should not be in direct contact with the lead for longer than 10 seconds. Refer to app note AN060 (www.sirenza.com) for further installation instructions.

Phone: (800) SMI-MMIC



# **Typical Performance Curves**











### Test Board Schematic with module connections shown



### **Test Board Bill of Materials**

| Component          | Description                                                         | Manufacturer |  |
|--------------------|---------------------------------------------------------------------|--------------|--|
| РСВ                | Rogers 4350, $\varepsilon_r$ =3.5<br>Thickness=30mils               | Rogers       |  |
| J1, J2             | SMA, RF, Panel Mount Tab W / Flange                                 | Johnson      |  |
| J3                 | MTA Post Header, 6 Pin, Rect-<br>angle, Polarized, Surface<br>Mount | AMP          |  |
| C1, C10            | Cap, $10\mu$ F, 35V, 10%, Tant, Elect, D                            | Kemet        |  |
| C2, C20            | Cap, 0.1 $\mu$ F, 100V, 10%, 1206                                   | Johanson     |  |
| C3, C30            | Cap, 1000pF, 100V, 10%, 1206                                        | Johanson     |  |
| C25, C26           | Cap, 68pF, 250V, 5%, 0603                                           | ATC          |  |
| C21, C22           | Cap, 0.1 $\mu$ F, 100V, 10%, 0805                                   | Panasonic    |  |
| C23, C24           | Cap, 1000pF, 100V, 10%, 0603                                        | AVX          |  |
| Mounting<br>Screws | 4-40 X 0.250"                                                       | Various      |  |

# **Test Board Layout**



To receive Gerber files, DXF drawings, a detailed BOM, and assembly recommendations for the test board with fixture, contact applications support at <a href="mailto:support@sirenza.com">support@sirenza.com</a>. Data sheet for evaluation circuit (XD010-EVAL) available from Sirenza website.



### **Package Outline Drawing**



### Recommended PCB Cutout and Landing Pads for the D4F Package



Note 3: Dimensions are in inches

Refer to Application note AN-060 "Installation Instructions for XD Module Series" for additional mounting info. App note availbale at at www.sirenza.com