AD7861
DESCRIPTION OF THE REGISTERS
VIN1, VIN2, VIN3 These registers contain the results from
the conversion of the analog input voltages.
AUX
In the AD7861, this register contains the
conversion result of the auxiliary channel
which had been selected by S0, S1.
Reading Results
The A/D conversion results for channels VIN1, VIN2, VIN3
and AUX are stored in the VIN1, VIN2, VIN3 and AUX
registers respectively. The twos complement data is left justified
and the LSB (Data Bit 0) is set to zero. The relationship
between input voltage and output coding is shown in Figure 4.
OUTPUT
CODE
FULL-SCALE
TRANSITION
01 1 1 1 1 1 1 1 1 1 0
000000000000
FS = 5V
LSB = 5V
2048
100000000000
0V
2.5
5V-1LSB
INPUT VOLTAGE
Figure 4. AD7861 Transfer Function
Power Supply Connections and Setup
The nominal power supply level (VDD) is +5 V ± 5%. The
positive power supply (VDD) should be connected to Pins 21
and 36. The SGND and DGND pins should be star point
connected to AGND at a point close to the AD7861.
Power supplies should be bypassed at the power pins using a
0.1 µF capacitor. A 200 nF capacitor should also be connected
between REFIN and SGND.
DIGITAL SIGNAL PROCESSOR INTERFACING
The AD7861 A/D converter is designed to be easily interfaced
to Analog Devices’ family of Digital Signal Processors (DSPs).
Figure 5 shows the interface between the AD7861 and the
ADSP-2101/2105/2115 16-bit fixed point DSP, and the ADSP-
2171 and ADSP-2181 DSP Microcomputers. FLAGOUT from
the DSP is used to initiate the AD7861 conversion and is also
used in conjunction with the BUSY signal to provide an end of
conversion interrupt for the DSP. With M0 and M1 tied low,
the AD7861 is set up in the VIN2, VIN3 channel conversion
mode. By mapping the 12-bit AD7861 data bus into the top 12
bits of the DSP data bus (D12–D23), full-scale outputs from the
AD7861 can be represented as ± 1.0 in fixed point arithmetic.
The AD7861 can operate with a clock frequency in the range of
6.25 MHz to 12.5 MHz. For the ADSP-2101/2105/2115 the
CLKOUT frequency is the system clock frequency. In the case
of the ADSP-2171/2181, the system clock is internally scaled, a
10 MHz system clock will result in a 20 MHz CLKOUT
frequency. If CLKOUT from the ADSP-2171/2181 is above
12.5 MHz, then an external clock divide down circuit will be
necessary.
ADDRESS BUS
A0–A13
DMS
ADSP-2101/
ADSP-2105/
IRQ2
ADSP-2115–12MHz
ADSP-2171–10MHz FLAGOUT
RD
ADSP-2181–10MHz CLKOUT
ADDRESS
DECODE
EN
D0–D23
A0–A1
CS
BUSY
AD7861
CONVST
RD
CLK
M0
M1
D0–D11*
DATA BUS
Figure 5. ADI Digital Signal Processor/Microcomputer
Interface
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
44-Lead Plastic Leadless Chip Carrier
(P-44A)
0.048 (1.21)
0.042 (1.07)
0.048 (1.21)
0.042 (1.07)
0.056 (1.42)
0.042 (1.07)
6
40
7
PIN 1
39
IDENTIFIER
TOP VIEW
(PINS DOWN)
0.180 (4.57)
0.165 (4.19)
0.025 (0.63)
0.015 (0.38)
0.050
(1.27) 0.63 (16.00)
BSC 0.59 (14.99)
0.021 (0.53)
0.013 (0.33)
17
29
18
28
0.020
(0.50)
R
0.656 (16.66)
0.650 (16.51) SQ
0.695 (17.65)
0.685 (17.40) SQ
0.032 (0.81)
0.026 (0.66)
0.040 (1.01)
0.025 (0.64)
0.110 (2.79)
0.085 (2.16)
–6–
REV. B