DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HMP8154(2009) View Datasheet(PDF) - Intersil

Part Name
Description
Manufacturer
HMP8154
(Rev.:2009)
Intersil
Intersil Intersil
HMP8154 Datasheet PDF : 34 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
HMP8154, HMP8156A
HSYNC
VSYNC
FIELD
FIGURE 13A. BEGINNING AN ODD FIELD
HSYNC
VSYNC
FIELD
FIGURE 13B. BEGINNING AN EVEN FIELD
FIGURE 13. HSYNC, VSYNC, AND FIELD TIMING FOR
(M, NSM) NTSC AND (M, N) PAL
HSYNC
pixel and overlay inputs when generating closed captioning
data on a specific line, even if BLANK is negated.
There must be an even number of active and total pixels per
line. In the 8-bit YCbCr modes, the number of active and
total pixels per line must be a multiple of four. Note that if
BLANK is an output, half-line blanking on the output video
cannot be done.
The HMP8154/HMP8156A never adds a 7.5 IRE blanking
setup during the active line time on scan lines 1-21 and 263-
284 for (M, NSM) NTSC, scan lines 523-18 and 260-281 for
(M) PAL, and scan lines 623-22 and 311-335 for (N) PAL,
allowing the generation of video test signals, timecode, and
other information by controlling the pixel inputs appropriately.
Normal Mode Blanking
The relative timing of BLANK, HSYNC, and the output video
depends on the blanking and sync I/O directions. The typical
timing relation is shown in Figure 15. The delays which vary
with operating mode are indicated. The width of the
composite sync tip and the location and duration of the color
burst are fixed based on the video format.
.
COMPOSITE
VIDEO OUT
VSYNC
FIELD
FIGURE 14A. BEGINNING AN ODD FIELD
HSYNC
VSYNC
FIELD
FIGURE 14B. BEGINNING AN EVEN FIELD
FIGURE 14. HSYNC, VSYNC, AND FIELD TIMING FOR
(B, D, G, H, I, CN) PAL
BLANK Timing
The encoder uses the HSYNC, VSYNC, FIELD signals to
generate a standard composite video waveform with no
active video (black burst). The signal includes only sync tips,
color burst, and optionally, a 7.5 IRE blanking setup. Based
on the BLANK signal, the encoder adds the pixel and overlay
input data to the video waveform.
The encoder ignores the pixel and overlay input data when
BLANK is asserted. Instead of the input data, the encoder
generates the blanking level. The encoder also ignores the
HSYNC
BLANK
DATA PIPE
DELAY
START H BLANK
SYNC DELAY
FIGURE 15. HSYNC, BLANK, AND OUTPUT VIDEO TIMING,
NORMAL MODE
When BLANK is an output, the encoder asserts it during the
inactive portions of active scan lines (horizontal blanking)
and for all of each inactive scan line (vertical blanking). The
inactive scan lines blanked each field are determined by the
start_v_blank and end_v_blank registers. The inactive
portion of active scan lines is determined by the
start_h_blank and end_h_blank registers.
The zero count for horizontal blanking is 32 CLK2 cycles
before the 50% point of the composite sync. From this zero
point, the HMP8154/HMP8156A counts every other CLK2
cycle. When the count reaches the value in the
start_h_blank register, the encoder negates BLANK. When
the count reaches the value in the end_h_blank register,
BLANK is asserted. There may be an additional 0-7 CLK2
delays in modes which use CLK.
The data pipeline delay through the HMP8154/HMP8156A is
26 CLK2 cycles. In operating modes which use CLK to gate the
inputs into the encoder, the delay may be an additional 0-7
CLK2 cycles. The delay from BLANK to the start or end of
active video is an additional one-half CLK cycle when the blank
12
FN4343.5
August 20, 2009

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]