DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PIC16C925 View Datasheet(PDF) - Microchip Technology

Part Name
Description
Manufacturer
PIC16C925 Datasheet PDF : 182 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
PIC16C925/926
1.1 Clocking Scheme/Instruction
Cycle
The clock input (from OSC1) is internally divided by
four to generate four non-overlapping quadrature
clocks, namely Q1, Q2, Q3 and Q4. Internally, the pro-
gram counter (PC) is incremented every Q1, the
instruction is fetched from the program memory and
latched into the instruction register in Q4. The instruc-
tion is decoded and executed during the following Q1
through Q4. The clocks and instruction execution flow
are shown in Figure 1-2.
1.2 Instruction Flow/Pipelining
An Instruction Cycleconsists of four Q cycles (Q1,
Q2, Q3 and Q4). The instruction fetch and execute are
pipelined, such that fetch takes one instruction cycle,
while decode and execute takes another instruction
cycle. However, due to the pipelining, each instruction
effectively executes in one cycle. If an instruction
causes the program counter to change (e.g. GOTO),
then two cycles are required to complete the instruction
(Example 1-1).
A fetch cycle begins with the program counter (PC)
incrementing in Q1.
In the execution cycle, the fetched instruction is latched
into the Instruction Registerin cycle Q1. This instruc-
tion is then decoded and executed during the Q2, Q3,
and Q4 cycles. Data memory is read during Q2 (oper-
and read) and written during Q4 (destination write).
FIGURE 1-2:
CLOCK/INSTRUCTION CYCLE
Q1 Q2 Q3 Q4
OSC1
Q1
Q2
Q3
Q4
PC
PC
OSC2/CLKOUT
(RC mode)
Fetch INST (PC)
Execute INST (PC-1)
Q1 Q2 Q3 Q4
PC+1
Fetch INST (PC+1)
Execute INST (PC)
Q1 Q2 Q3 Q4
PC+2
Fetch INST (PC+2)
Execute INST (PC+1)
Internal
Phase
Clock
EXAMPLE 1-1: INSTRUCTION PIPELINE FLOW
1. MOVLW 55h
TCY0
Fetch 1
TCY1
Execute 1
2. MOVWF PORTB
Fetch 2
3. CALL SUB_1
4. BSF PORTA, BIT3 (Forced NOP)
5. Instruction @ address SUB_1
TCY2
Execute 2
Fetch 3
TCY3
TCY4
TCY5
Execute 3
Fetch 4
Flush
Fetch SUB_1 Execute SUB_1
All instructions are single cycle, except for any program branches. These take two cycles, since the fetch instruction
is flushedfrom the pipeline while the new instruction is being fetched and then executed.
2001 Microchip Technology Inc.
Preliminary
DS39544A-page 9

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]