DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MPC2605ZP66R View Datasheet(PDF) - Motorola => Freescale

Part Name
Description
Manufacturer
MPC2605ZP66R Datasheet PDF : 30 Pages
First Prev 21 22 23 24 25 26 27 28 29 30
READ/WRITE SNOOP HIT (DIRTY L2 LINE)
Figure 7 is an illustration of a read or write snoop to a
cache line that is dirty in the L2, but is not dirty in the
processor’s cache. When a snoop hits a dirty line, the
MPC2605 will assert ARTRY through the cycle following the
assertion of AACK. This cycle is called the ARTRY window.
Note that the MPC2605 also asserts L2 BR at the same time
it asserts ARTRY. Because the snoop could also have hit a
dirty line in the processor’s cache, the MPC2605 samples
the processor’s BR signal the cycle following the ARTRY
window. This cycle is called the BR window. If the
processor’s BR signal is not asserted, the MPC2605 will start
sampling L2 BG, the cycle after the BR window.
Note that the MPC2605 cannot do a 2–1–1–1 copy back
burst. The earliest that it can handle the first assertion of TA
is two cycles after its assertion of TS.
1
2
3
4
5
6
7
8
9
10
11
12
CLK
CPU BR
CPU BG
L2 BR
L2 BG
TS
A0 – A31
A
A
A
L2 CLAIM
AACK
ARTRY
CPU DBG
L2 DBG
DBB
TA
DH0 – DH31,
DL0 – DL31
A1
A2
A3
A4
LEGEND
Signal driven to the MPC2605
Signal driven by the MPC2605
High–Z
Figure 7. Read or Write Snoop Hit to Dirty L2 Cache Line and Clean Processor Cache Line
MOTOROLA
MPC2605
21

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]