DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ADF7025BCPZ-RL View Datasheet(PDF) - Analog Devices

Part Name
Description
Manufacturer
ADF7025BCPZ-RL
ADI
Analog Devices ADI
ADF7025BCPZ-RL Datasheet PDF : 44 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
ADF7025
Pin No.
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44 to 47
48
Mnemonic
GND2
ADCIN
VREG2
VDD2
INT/LOCK
DATA I/O
DATA CLK
CLKOUT
MUXOUT
OSC2
OSC1
VDD3
VREG3
CPOUT
VDD
GND
CVCO
Description
Ground for Digital Section.
Analog-to-Digital Converter Input. The internal 7-bit ADC can be accessed through this pin.
Full scale is 0 V to 1.9 V. Readback is made using the SREAD pin.
Regulator Voltage for Digital Block. A 100 nF in parallel with a 5.1 pF capacitor should be placed
between this pin and ground for regulator stability and noise rejection.
Voltage Supply for Digital Block. A decoupling capacitor of 10 nF should be placed as close as possible
to this pin.
Bidirectional Pin. In output mode (interrupt mode), the ADF7025 asserts the INT/LOCK pin when
it has found a match for the preamble sequence.
In input mode (lock mode), the microcontroller can be used to lock the demodulator threshold
when a valid preamble has been detected. Once the threshold is locked, NRZ data can be reliably received.
In this mode, a demodulator lock can be asserted with minimum delay.
Transmit Data Input/Received Data Output. This is a digital pin, and normal CMOS levels apply.
In receive mode, the pin outputs the synchronized data clock. The positive clock edge is matched to the
center of the received data.
A Divided-Down Version of the Crystal Reference with Output Driver. The digital clock output can be used
to drive several other CMOS inputs, such as a microcontroller clock. The output has a 50:50 mark-space ratio.
This pin provides the lock_detect signal, which is used to determine if the PLL is locked to the correct
frequency. Other signals include regulator_ready, which is an indicator of the status of the serial interface
regulator.
The reference crystal should be connected between this pin and OSC1. A TCXO reference can be used by
driving this pin with CMOS levels and disabling the crystal oscillator.
The reference crystal should be connected between this pin and OSC2.
Voltage Supply for the Charge Pump and PLL Dividers. This pin should be decoupled to ground
with a 0.01 µF capacitor.
Regulator Voltage for Charge Pump and PLL Dividers. A 100 nF in parallel with a 5.1 pF capacitor
should be placed between this pin and ground for regulator stability and noise rejection.
Charge Pump Output. This output generates current pulses that are integrated in the loop filter.
The integrated current changes the control voltage on the input to the VCO.
Voltage Supply for VCO Tank Circuit. This pin should be decoupled to ground with a 0.01 µF capacitor.
Grounds for VCO Block.
A 22 nF capacitor should be placed between this pin and VREG1 to reduce VCO noise.
Rev. A | Page 11 of 44

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]