DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

RM7065A-350T View Datasheet(PDF) - PMC-Sierra

Part Name
Description
Manufacturer
RM7065A-350T Datasheet PDF : 52 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
RM7065AMicroprocessor with On-Chip Secondary Cache Data Sheet
Preliminary
Figure 8 Processor Block Read
SysClock
SysAD
SysCmd
ValidOut*
Addr
Read
ValidIn*
RdRdy*
WrRdy*
Release*
Data0 Data1
NData NData
Data2 Data3
NData NEOD
In Figure 8 the read latency is 4 cycles (ValidOut* to ValidIn*), and the response data pattern is
DDxxDD. Figure 9 shows a processor block write where the processor was programmed with
write-back data rate boot code 2, or DDxxDDxx.
Finally, Figure 10 shows a typical sequence resulting in two outstanding reads, as explained in the
following sequence.
1. The processor issues a read.
2. The external agent takes control of the bus in preparation for returning data to the processor.
3. The processor encounters another internal cache miss and therefore asserts PRqst* in order to
regain control of the bus.
4. The external agent pulses PAck*, returning control of the bus to the processor.
5. The processor issues a read for the second miss.
6. The RspSwap* pin is asserted to denote the out of order response. Not shown in the figure is
the completion of the data transfer for the second miss, or any of the data transfer for the first
miss.
7. The external agent retakes control of the bus and begins returning data (out of order) for the
second miss to the processor
Proprietary and Confidential to PMC-Sierra, Inc and for its Customers Internal Use
29
Document ID: PMC-2010145, Issue 2

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]