DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

DSP56321 View Datasheet(PDF) - Freescale Semiconductor

Part Name
Description
Manufacturer
DSP56321
Freescale
Freescale Semiconductor Freescale
DSP56321 Datasheet PDF : 84 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
Specifications
Table 2-10. Host Interface Timings1,2,12 (Continued)
No.
Characteristic10
200 MHz
Expression
Min Max
220 MHz
Min Max
240 MHz
Min Max
275 MHz Uni
Min Max t
Notes:
1. See the Programmer’s Model section in the chapter on the HI08 in the DSP56321 Reference Manual.
2. In the timing diagrams below, the controls pins are drawn as active low. The pin polarity is programmable.
3. This timing is applicable only if two consecutive reads from one of these registers are executed.
4. The data strobe is Host Read (HRD) or Host Write (HWR) in the Dual Data Strobe mode and Host Data Strobe (HDS) in the
Single Data Strobe mode.
5. The read data strobe is HRD in the Dual Data Strobe mode and HDS in the Single Data Strobe mode.
6. The write data strobe is HWR in the Dual Data Strobe mode and HDS in the Single Data Strobe mode.
7. The host request is HREQ in the Single Host Request mode and HRRQ and HTRQ in the Double Host Request mode.
8. The “Last Data Register” is the register at address $7, which is the last location to be read or written in data transfers. This is
RXL/TXL in the Big Endian mode (HLEND = 0; HLEND is the Interface Control Register bit 7—ICR[7]), or RXH/TXH in the
Little Endian mode (HLEND = 1).
9. In this calculation, the host request signal is pulled up by a 4.7 kresistor in the Open-drain mode.
10. VCCQH = 3.3 V ± 0.3 V, VCCQL = 1.6 V ± 0.1 V; TJ = –40°C to +100 °C, CL = 50 pF
11. This timing is applicable only if a read from the “Last Data Register” is followed by a read from the RXL, RXM, or RXH registers
without first polling RXDF or HREQ bits, or waiting for the assertion of the HREQ signal.
12. After the external host writes a new value to the ICR, the HI08 will be ready for operation after three DSP clock cycles (3 × Tc).
HACK
H[0–7]
HREQ
317
327
326
318
328
329
Figure 2-13. Host Interrupt Vector Register (IVR) Read Timing Diagram
2-16
DSP56321 Technical Data, Rev. 11
Freescale Semiconductor

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]